Product Version 21.18 July 2023 © 2023 Cadence Design Systems, Inc. All rights reserved. Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission.

**Trademarks:** Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522. All other trademarks are the property of their respective holders.

**Restricted Permission:** This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

Cadence is committed to using respectful language in our code and communications. We are also active in the removal and/or replacement of inappropriate language from existing content. This product documentation may however contain material that is no longer considered appropriate but still continues to reflect long-standing industry terminology. Such content will be addressed at a time when the related software can be updated without end-user impact.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor.

#### IEEE 1801 Cross Platform Guide Table of Contents

# **Contents**

| Preface                                  | 7  |
|------------------------------------------|----|
| Scope                                    | 7  |
| Requirements                             | 7  |
| Cadence Products Supporting IEEE 1801    | 8  |
| Typographical Conventions                | 8  |
| Customer Support                         | 9  |
| Cases                                    | 10 |
| Using Cadence Online Support             | 10 |
| 1                                        | 12 |
| IEEE 1801 Supported Commands and Options | 12 |
| 1.1 Product Legend                       | 12 |
| 1.2 Support Legend                       | 13 |
| 1.3 Power Intent Commands                | 14 |
| 1.3.1 add_parameter                      | 16 |
| 1.3.2 add_domain_elements (deprecated)   | 16 |
| 1.3.3 add_port_state (legacy)            | 17 |
| 1.3.4 add_power_state                    | 17 |
| 1.3.5 add_pst_state (legacy)             | 19 |
| 1.3.6 add_state_transition               | 19 |
| 1.3.7 add_supply_state                   | 20 |
| 1.3.8 apply_power_model                  | 21 |
| 1.3.9 associate_supply_set               | 21 |
| 1.3.10 begin_power_model (legacy)        | 22 |
| 1.3.11 bind_checker                      | 22 |
| 1.3.12 connect_logic_net                 | 23 |
| 1.3.13 connect_supply_net                | 23 |
| 1.3.14 connect_supply_set                | 24 |
| 1.3.15 create_composite_domain           | 25 |
| 1.3.16 create_hdl2upf_vct                | 26 |
| 1.3.17 create_logic_net                  | 26 |
| 1.3.18 create_logic_port                 | 27 |
| 1.3.19 create_power_domain               | 27 |

#### Table of Contents

| 1.3.20 create_power_state_group               | 28 |
|-----------------------------------------------|----|
| 1.3.21 create_power_switch                    | 29 |
| 1.3.22 create_pst (legacy)                    | 30 |
| 1.3.23 create_supply_net                      | 30 |
| 1.3.24 create_supply_port                     | 31 |
| 1.3.25 create_supply_set                      | 31 |
| 1.3.26 create_upf2hdl_vct                     | 32 |
| 1.3.27 define_power_model                     | 33 |
| 1.3.28 describe_state_transition (deprecated) | 33 |
| 1.3.29 end_power_model (legacy)               | 34 |
| 1.3.30 find_objects                           | 34 |
| 1.3.31 load_simstate_behavior                 | 35 |
| 1.3.32 load_upf                               | 36 |
| 1.3.33 load_upf_protected (deprecated)        | 36 |
| 1.3.34 map_isolation_cell (deprecated)        | 37 |
| 1.3.35 map_level_shifter_cell (deprecated)    | 38 |
| 1.3.36 map_power_switch                       | 39 |
| 1.3.37 map_retention_cell                     | 39 |
| 1.3.38 merge_power_domains (deprecated)       | 40 |
| 1.3.39 name_format                            | 41 |
| 1.3.40 save_upf                               | 42 |
| 1.3.41 set_correlated                         | 43 |
| 1.3.42 set_design_attributes                  | 43 |
| 1.3.43 set_design_top                         | 47 |
| 1.3.44 set_domain_supply_net (legacy)         | 47 |
| 1.3.45 set_equivalent                         | 48 |
| 1.3.46 set_isolation                          | 49 |
| 1.3.47 set_isolation_control (deprecated)     | 51 |
| 1.3.48 set_level_shifter                      | 52 |
| 1.3.49 set_partial_on_translation             | 54 |
| 1.3.50 set_pin_related_supply (deprecated)    | 55 |
| 1.3.51 set_port_attributes                    | 55 |
| 1.3.52 set_power_switch (deprecated)          | 57 |
| 1.3.53 set_repeater                           | 58 |
| 1.3.54 set_retention                          | 60 |
| 1.3.55 set_retention_control (deprecated)     | 61 |
| 1.3.56 set_retention_elements                 | 62 |

#### Table of Contents

| 1.3.57 set_scope                        | 63 |
|-----------------------------------------|----|
| 1.3.58 set_simstate_behavior            | 63 |
| 1.3.59 set_variation                    | 64 |
| 1.3.60 sim_assertion_control            | 64 |
| 1.3.61 sim_corruption_control           | 65 |
| 1.3.62 sim_replay_control               | 66 |
| 1.3.63 upf_version                      | 67 |
| 1.3.64 use_interface_cell               | 67 |
| 1.4 Power Management Cell Commands      | 69 |
| 1.4.1 define_always_on_cell             | 70 |
| 1.4.2 define_diode_clamp                | 70 |
| 1.4.3 define_isolation_cell             | 71 |
| 1.4.4 define_level_shifter_cell         | 72 |
| 1.4.5 define_power_switch_cell          | 74 |
| 1.4.6 define_retention_cell             | 74 |
| 1.5 Non-Standard Commands               | 77 |
| 1.5.1 create_assertion_control          | 78 |
| 1.5.2 create_supply_resolution_function | 79 |
| 1.5.3 set_related_supply_net            | 79 |
| 1.5.4 set_sim_control                   | 80 |
| 1.6 IEEE 1801 Queries                   | 82 |
| 1.6.1 query_cell_mapped                 | 83 |
| 1.6.2 query_design_attributes           | 83 |
| 1.6.3 query_isolation                   | 83 |
| 1.6.4 query_pg_info_cell                | 84 |
| 1.6.5 query_port_attributes             | 84 |
| 1.6.6 query_port_state                  | 84 |
| 1.6.7 query_power_domain                | 85 |
| 1.6.8 query_power_domain_element        | 85 |
| 1.6.9 query_power_state                 | 86 |
| 1.6.10 query_power_switch               | 86 |
| 1.6.11 query_pst                        | 87 |
| 1.6.12 query_pst_state                  | 87 |
| 1.6.13 query_retention                  | 87 |
| 1.6.14 query_supply_net                 | 88 |
| 1.6.15 query_supply_set                 | 88 |
| 1.6.16 query_upf                        | 89 |
|                                         |    |

#### Table of Contents

| 1.7 Wildcard Support                                                        | 91  |
|-----------------------------------------------------------------------------|-----|
| 1.7.1 connect_supply_net                                                    | 91  |
| 1.7.2 set_isolation                                                         | 91  |
| 1.7.3 set_level_shifter                                                     | 91  |
| 1.7.4 set_repeater                                                          | 92  |
| 1.7.5 set_retention                                                         | 92  |
| 1.7.6 set_port_attributes                                                   | 92  |
| 2                                                                           | 93  |
| Creating an IEEE 1801 File                                                  | 93  |
| 2.1 Creating an IEEE 1801 File for an MSV Design                            | 94  |
| 2.1.1 Example: A Complete IEEE 1801 File for MSV                            | 96  |
| 2.1.2 Steps to Create the IEEE 1801 File for MSV Design                     | 97  |
| 2.2 Creating an IEEE 1801 File for a PSO Design                             | 102 |
| 2.2.1 Example: A Complete IEEE 1801 File for PSO                            | 105 |
| 2.2.2 Steps to Create the IEEE 1801 File for Designs Using PSO              | 107 |
| 2.3 Creating an IEEE 1801 File for a DVFS Design                            | 118 |
| 2.3.1 Complete IEEE 1801 File for DVFS Example                              | 123 |
| 2.3.2 Steps to Create the IEEE 1801 File for DVFS Design                    | 125 |
| 3                                                                           | 136 |
| Coding Guidelines for IEEE 1801 Files                                       | 136 |
| 3.1 Background                                                              | 136 |
| 3.2 Definition of Domain Interface                                          | 139 |
| 3.3 Issues with -applies_to                                                 | 140 |
| 3.3.1 When absent                                                           | 140 |
| 3.3.2 When used with -source/-sink                                          | 141 |
| 3.3.3 When used with -elements that has a port listed                       | 141 |
| 3.4 PST versus add_power_state                                              | 141 |
| 3.5 set_port_attributes                                                     | 142 |
| 3.6 Anonymous Supply for Top-level Ports                                    | 143 |
| 3.7 Precedence Rules for set_isolation, set_level_shifter, and set_repeater | 144 |
| 3.8 Avoid deprecated/legacy command/option if possible                      | 146 |
| 3.9 Miscellaneous Guidelines                                                | 146 |

## **Preface**

This preface provides information on:

- Scope
- Requirements
- Cadence Products Supporting IEEE 1801
- Typographical Conventions
- Customer Support

## Scope

This document contains a cross-product quick reference of all IEEE 1801 commands and options supported by Cadence. It also describes how to build an IEEE 1801 file using different methodologies and gives coding guidelines for how to use the supported 1801 commands in different Cadence environments.

It contains the following sections:

- IEEE 1801 Supported Commands and Options
- Creating an IEEE 1801 File
- Coding Guidelines for IEEE 1801 Files

For the sake of simplicity, the techniques described in this document assumes that you are starting with RTL code that does not contain any instantiations of low power logic.

## Requirements

To use this document, you should be familiar with IC power consumption concepts and low-power simulation. Additionally, you should have knowledge of the IEEE 1801 standard, its core concepts, commands, options, syntax and semantics.

The following revisions of the standard are supported by Cadence:

- IEEE Standard 1801-2009
- IEEE Standard 1801-2013
- IEEE Standard 1801-2015

- IEEE Standard 1801-2018
- To download the IEEE 1801-2018 specification, navigate to the following website (a membership is required):

http://standards.ieee.org/findstds/standard/1801-2018.html

Reference the supporting Cadence product documentation for related topics on:

- How the IEEE 1801 flow is used in a product to capture power intent for your design.
- What general product command(s) are related to low power and the 1801 flow.

## Cadence Products Supporting IEEE 1801

- Cadence® Encounter® Conformal Low Power
- Cadence® Encounter® DFT Architect
- Cadence<sup>®</sup> Encounter<sup>®</sup> True Time ATPG
- Cadence<sup>®</sup> Genus<sup>™</sup> Synthesis Solution
- Cadence<sup>®</sup> Innovus<sup>™</sup> Implementation System
- Cadence<sup>®</sup> Xcelium<sup>™</sup> Simulator
- Cadence<sup>®</sup> Palladium
- Cadence® Tempus® Timing Signoff Solution
- Cadence<sup>®</sup> Voltus<sup>®</sup> Power Integrity Solution
- Cadence<sup>®</sup> JasperGold<sup>®</sup> Apps

For information on any product option, feature, or package that supports the IEEE 1801 flow, contact your local sales or AE contact.

## **Typographical Conventions**

This manual uses a consistent formatting style to help you locate and interpret information easily.

**Table 0.1: Document Conventions** 

| Typeface       | Description                                                                                                                                                                                                                                                                                                                       |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| courier font   | Indicates code, commands, option names, or keywords that you must type literally.                                                                                                                                                                                                                                                 |
| courier italic | Indicates user-defined arguments or variables for which you must substitute a name or value.                                                                                                                                                                                                                                      |
| I              | The pipe character (OR-bar) is a separator for alternative syntax or parameters.                                                                                                                                                                                                                                                  |
| [ ]            | Square brackets indicate optional parameters.                                                                                                                                                                                                                                                                                     |
| { }            | Braces indicate that a choice is required from the list of arguments.  For example, you must choose one of the following: {argument1   argument2   argument3}                                                                                                                                                                     |
| •••            | <ul> <li>Three dots () indicate that you can repeat the previous argument.</li> <li>If the three dots are used with brackets (that is, [argument]), you can specify zero or more arguments.</li> <li>If three dots are used without brackets (argument), you must specify at least one argument, but can specify more.</li> </ul> |
| #              | The pound sign precedes comments.                                                                                                                                                                                                                                                                                                 |
| 8              | Denotes the UNIX prompt.                                                                                                                                                                                                                                                                                                          |
| click here     | Blue underlined text denotes a hyperlink.                                                                                                                                                                                                                                                                                         |

## **Customer Support**

If you have a problem using this documentation, you can submit a customer case to Cadence Support. When doing so, please provide enough information about the problem so that it can be investigated efficiently. Describe the problem in full, give the version of the software you are using, and state the exact circumstances in which the problem occurs.

#### This section contains

- Cases
- Using Cadence Online Support

#### Cases

Cases are your way of giving feedback, asking questions, getting solutions, and reporting problems for a given Cadence product. Unless told otherwise, Cadence Support staff will respond to your case. If Cadence Support cannot answer your question, Cadence research and development personnel will aet involved.

It is important to specify the severity level of the service request as accurately as possible. There are three levels of severity:

- Critical You cannot proceed without a solution to the issue.
- **Important** You can proceed, but you need a solution to the issue.
- **Minor** You prefer to have a solution, but you can wait for it.

You can request Support to increase the severity level of an issue. Therefore, do not use **Critical** unless resolution of an issue is absolutely necessary and urgently required.

## **Using Cadence Online Support**

Cadence encourages you to submit cases using Cadence Online Support. With Cadence Online Support you can also track your open cases.

To use Cadence Online Support to submit a case:

1. If you do not yet have a Cadence Online Support account, go to http://support.cadence.com/ and click Register Now under the New User heading.

You must provide a valid *HostID* for any Cadence product (Conformal, JasperGold, vManager, Xcelium, or other). The *HostID* is contained in the SERVER line of your Cadence product license file.



⚠ If you already have a Cadence Online Support account, then you only need to update your Cadence Online Support preferences to include a valid HostID for a Cadence product.

2. Log in to Cadence Online Support, and on the upper left side of the page click Submit Case under the Cases heading.

A form is presented for submission of your service request. Select *Xcelium* in the *Product* list box and click *Continue*. Follow the online instructions to complete the Service Request.

## **Creating Group Privileges in Cadence Online Support**

Sometimes it is beneficial to view the cases of others on your project. To create group privileges in Cadence Online Support:

- 1. Open a Cadence Online Support service request by clicking *Submit Case* under the *Cases* heading.
- 2. Select a Cadence product in the *Product* list box (for example, Xcelium) and click *Continue*.
- 3. Fill in the required fields in the form presented.

  Explain in the Stated Problem text box that you want to create a group of users.
- 4. In the *People to notify upon Case creation* field, include the email addresses of the users you want to have group privileges.



5. Click Submit Case to complete the case.

Visit <a href="http://www.cadence.com/support/Pages/default.aspx">http://www.cadence.com/support/Pages/default.aspx</a> to learn more about Cadence Global Customer Support and the Support Offerings we provide. For more details about our support process, visit <a href="http://www.cadence.com/support/Pages/support\_process.aspx">http://www.cadence.com/support/Pages/support\_process.aspx</a>.

## **IEEE 1801 Supported Commands and Options**

This section includes a Cadence cross-product support summary of IEEE 1801 commands and options.

Click through the links below for more detail:

- Product Legend
- Support Legend
- Power Intent Commands
- Power Management Cell Commands
- Non-Standard Commands
- IEEE 1801 Queries
- Wildcard Support
- For the latest support information, please refer to the low power documentation which corresponds to your product.

## 1.1 Product Legend

| Abbreviation | Definition                                                      |
|--------------|-----------------------------------------------------------------|
| AMSD         | Cadence <sup>®</sup> AMSDesigner <sup>®</sup>                   |
| CLP          | Cadence® Encounter® Conformal Low Power                         |
| ET           | Cadence <sup>®</sup> Encounter <sup>®</sup> DFT Architect       |
| Genus        | Cadence® Genus™ Synthesis Solution                              |
| Innovus      | Cadence <sup>®</sup> Innovus <sup>™</sup> Implementation System |
| XLM          | Cadence <sup>®</sup> Xcelium™ Simulator                         |
| JG           | Cadence® JasperGold® Apps                                       |
| PZ1          | Cadence® Palladium® Z1 Verification Computing Platform          |
| PZ2          | Cadence® Palladium® Z2 Verification Computing Platform          |
| Tempus       | Cadence® Tempus® Timing Signoff Solution                        |
| Voltus       | Cadence® Voltus® Power Integrity Solution                       |

## 1.2 Support Legend

| Abbreviation | Definition               | Notes                                                          |
|--------------|--------------------------|----------------------------------------------------------------|
| *            | Beta Quality             | Not used for production.                                       |
|              |                          | For the 14.1 release, CLP LP-EC is beta quality.               |
| С            | Cadence Extension        |                                                                |
| LA           | Limited Access           | Production quality.                                            |
|              |                          | For the 14.1 release, CLP LP Verify support is limited access. |
| NA           | Not Applicable           |                                                                |
| NS           | Not Supported            | May be supported in the future.                                |
| PS           | Partially Supported      |                                                                |
| S            | Supported                |                                                                |
| V            | UPF or IEEE 1801 Version |                                                                |

## 1.3 Power Intent Commands

This section documents Cadence support for the following IEEE 1801 power intent commands:

- add parameter
- add\_domain\_elements (deprecated)
- add\_port\_state (legacy)
- add\_power\_state
- add\_pst\_state (legacy)
- add\_state\_transition
- add\_supply\_state
- apply\_power\_model
- associate\_supply\_set
- begin\_power\_model (legacy)
- bind\_checker
- · connect logic net
- connect\_supply\_net
- connect\_supply\_set
- create\_composite\_domain
- create hdl2upf vct
- create\_logic\_net
- · create logic port
- create\_power\_domain
- create\_power\_state\_group
- create\_power\_switch
- create\_pst (legacy)
- create\_supply\_net
- create\_supply\_port
- create\_supply\_set
- create\_upf2hdl\_vct
- define\_power\_model
- describe state transition (deprecated)
- end\_power\_model (legacy)
- find\_objects
- load\_simstate\_behavior
- load\_upf
- load\_upf\_protected (deprecated)

- map\_isolation\_cell (deprecated)
- map\_level\_shifter\_cell (deprecated)
- map\_power\_switch
- map\_retention\_cell
- merge\_power\_domains (deprecated)
- name\_format
- save\_upf
- set\_correlated
- set\_design\_attributes
- set\_design\_top
- set\_domain\_supply\_net (legacy)
- set\_equivalent
- set\_isolation
- set\_isolation\_control (deprecated)
- set level shifter
- set\_partial\_on\_translation
- set\_pin\_related\_supply (deprecated)
- set\_port\_attributes
- set\_power\_switch (deprecated)
- set\_repeater
- set retention
- set\_retention\_control (deprecated)
- set\_retention\_elements
- set\_scope
- set\_simstate\_behavior
- set\_variation
- sim\_assertion\_control
- sim\_corruption\_control
- sim\_replay\_control
- upf\_version
- use\_interface\_cell

#### 1.3.1 add\_parameter

This command is for system-level power modeling, and is not directly related to any Cadence product groups.

**Description:** Define parameters for use within a power model.

#### **Command Support**

|   | V   | AMSD | CLP LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2<br>WXE | Tempus | Voltus |
|---|-----|------|---------------|-------------------|----|-------|---------|-----|----|--------------|------------|--------|--------|
| I | 3.0 | NA   | NA            | NA                | NA | NA    | NA      | NA  | NA | NA           | NA         | NA     | NA     |

#### **Option Support**

| V    | AMSD         | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |  |
|------|--------------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|--|
| -typ | -type        |              |                   |    |       |         |     |    |              |           |        |        |  |
| 3.0  | NA           | NA           | NA                | NA | NA    | NA      | NA  | NA | S            | S         | NA     | NA     |  |
| -def | ault         |              |                   |    |       |         |     |    |              |           |        |        |  |
| 3.0  | NA           | NA           | NA                | NA | NA    | NA      | NA  | NA | S            | S         | NA     | NA     |  |
| -des | -description |              |                   |    |       |         |     |    |              |           |        |        |  |
| 3.0  | NA           | NA           | NA                | NA | NA    | NA      | NA  | NA | S            | S         | NA     | NA     |  |

## 1.3.2 add\_domain\_elements (deprecated)

This command was deprecated in IEEE 1801-2013.

**Description:** Add design elements to a power domain.

| V   | AMSD | CLP LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2<br>(WXE) | Tempus | Voltus |
|-----|------|---------------|-------------------|----|-------|---------|-----|----|--------------|--------------|--------|--------|
| 1.0 | NS   | NS            | NS                | NA | S     | NA      | NS  | NS | S            | S            | NA     | NA     |

#### **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |  |
|------|-----------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|--|
| -ele | -elements |              |                   |    |       |         |     |    |              |           |        |        |  |
| 1.0  | NS        | NS           | NS                | NA | S     | NA      | NS  | NS | S            | S         | NA     | NA     |  |

#### 1.3.3 add\_port\_state (legacy)

This command is legacy in the latest IEEE 1801 standard, and is included for backward compatibility.

**Description:** Specify a state for a UPF supply port.

#### **Command Support**

| V  |    | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|----|----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1. | .0 | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

#### **Option Support**

| V    | AMSD   | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |  |
|------|--------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|--|
| -sta | -state |              |                   |    |       |         |     |    |              |           |        |        |  |
| 1.0  | S      | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |  |

## 1.3.4 add\_power\_state

**Description:** Specify legal state and voltage values for power domains and supply sets.

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG  | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|-----|--------------|-----------|--------|--------|
| 2.0 | S    | S            | S                 | NS | S     | S       | S   | PS1 | S            | S         | S      | S      |

<sup>1.</sup> JasperGold supports providing a primary supply set of a given power domain as a reference for the add\_power\_state command.

#### **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG  | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|----|-------|---------|-----|-----|--------------|-----------|--------|--------|
| -sta | te        |              |                   |    |       |         |     |     |              |           |        |        |
| 2.0  | S         | S            | S                 | NS | S     | S       | S   | PS  | S            | S         | S      | S      |
| -sup | ply_expr  |              |                   |    |       |         |     |     |              |           |        |        |
| 2.0  | S         | S            | S                 | NS | PS    | S       | S   | PS1 | S            | S         | S      | S      |
| -log | ic_expr   |              |                   |    |       |         |     |     |              |           |        |        |
| 2.0  | S         | S            | S                 | NS | PS2   | S2      | S   | PS2 | S            | S         | S      | S      |
| -sim | state     |              |                   |    |       |         |     |     |              |           | !      |        |
| 2.0  | S         | S            | S                 | NS | PS    | NA      | S   | PS  | S            | S         | NA     | NA     |
| -leg | al   -ill | egal         |                   |    |       |         |     |     |              |           |        |        |
| 2.0  | S         | S            | S                 | NS | NA    | NA      | S   | S   | S            | S         | NA     | NA     |
| -upd | ate       |              |                   |    |       |         |     |     |              |           |        |        |
| 2.0  | S         | S            | S                 | NS | S     | S       | S   | S   | S            | S         | S      | S      |
| -com | plete     |              |                   |    |       |         |     |     |              |           |        |        |
| 2.1  | NS        | NS           | NS                | NS | NS    | NS      | NS  | PS  | NS           | NS        | NS     | NS     |
| -sup | ply       |              |                   |    |       |         |     |     |              |           |        |        |
| 2.1  | NS        | S            | S                 | NS | NS    | NS      | S   | PS  | S            | S         | NS     | NS     |
| -dom | ain       |              |                   |    |       |         |     |     |              |           |        |        |
| 2.1  | NS        | S            | S                 | NS | NS    | NS      | S   | PS  | S            | S         | NS     | NS     |
| -gro | up        |              |                   |    |       |         |     |     |              |           |        |        |
| 3.0  | NS        | S            | S                 | NS | NS    | NS      | S   | NS  | NS           | NS        | NS     | NS     |
| -mod | el        |              |                   |    |       |         |     |     |              |           |        |        |
| 3.0  | NS        | NS           | NS                | NS | NS    | NS      | NS  | NS  | S            | S         | NS     | NS     |
| -ins | tance     |              |                   |    |       |         |     |     |              |           |        |        |
| 3.0  | NS        | NS           | NS                | NS | NS    | NS      | NS  | NS  | S            | S         | NS     | NS     |

- $1. \ \ For Jasper Gold, {\tt -supply\_expr} \ supports \ only \ pure \ Verilog \ expressions. \ The \ supply \ expression \ can \ have \ notations, but$ JasperGold ignores the voltage description.
- 2. -logic\_expr with logic signals is only applicable in tools dealing with dynamic events like simulation/emulation. It not applicable for static tools, because a logic signal state is dynamic. Hence, it is only applicable for the tools, which can detect when the state has changed and does not impact the static tools. The static tools (such as Genus and Innovus) will not do anything with <code>-logic\_expr</code> on logic nets. The corresponding <code>-supply\_expr</code> (if any) will be honored appropriately for the state.

For JasperGold,  $-logic\_expr$  does not support "interval" (IEEE 1801-2013, Section 6.4, items a, b, c).

#### 1.3.5 add\_pst\_state (legacy)

This command is legacy in the latest IEEE 1801 standard, and is included for backward compatibility.

**Description:** Specify a power state for each supply net defined in the power state table (PST).

#### **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

#### **Option Support**

| V    | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -pst |      |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |
| -sta | te   |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

#### 1.3.6 add\_state\_transition

Description: Define named transitions between the power states of an object.

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 3.0 | NS   | NA           | NA                | NA | NA    | NA      | S   |    | S            | S         | NA     | NA     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET    | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|-------|-------|---------|-----|----|--------------|-----------|--------|--------|
| -sup | ply -doma | ain -group   | -model -ins       | tance |       |         |     |    |              |           |        |        |
| 3.0  | NS        | NA           | NA                | NA    | NA    | NA      | PS1 |    | S            | S         | NA     | NA     |
| -upd | ate       | ı            |                   |       | ı     | ı       | ı   | 1  | ı            |           | ı      | ı      |
| 3.0  | NS        | NA           | NA                | NA    | NA    | NA      | S   |    | S            | S         | NA     | NA     |
| -tra | nsition   |              |                   |       |       |         |     |    |              |           |        |        |
| 3.0  | NS        | NA           | NA                | NA    | NA    | NA      | S   |    | S            | S         | NA     | NA     |
| -fro | m         |              | •                 |       |       |         |     |    |              |           |        |        |
| 3.0  | NS        | NA           | NA                | NA    | NA    | NA      | S   |    | S            | S         | NA     | NA     |
| -pai | red       |              |                   |       |       |         |     |    |              |           |        |        |
| 3.0  | NS        | NA           | NA                | NA    | NA    | NA      | S   |    | S            | S         | NA     | NA     |
| -leg | al -illeg | gal          |                   |       |       |         |     |    |              |           |        |        |
| 3.0  | NS        | NA           | NA                | NA    | NA    | NA      | S   |    | S            | S         | NA     | NA     |
| -com | plete     |              |                   |       |       |         |     |    |              |           |        |        |
| 3.0  | NS        | NA           | NA                | NA    | NA    | NA      | S   |    | S            | S         | NA     | NA     |

<sup>1.</sup> Xcelium does not support -model or -instance at this time.

## 1.3.7 add\_supply\_state

**Description:** Add states to a supply port, supply net, or a supply set function.

#### **Command Support**

| V   | AMSD | CLP LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2<br>(WXE) | Tempus | Voltus |
|-----|------|---------------|-------------------|----|-------|---------|-----|----|--------------|--------------|--------|--------|
| 3.0 | NA   | NA            | NA                | NA | NA    | NA      | NA  | NA | S            | S            | NA     | NA     |

#### **Option Support**

| V    | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -sta | te   |              |                   |    |       |         |     |    |              |           |        |        |
| 3.0  | NA   | NA           | NA                | NA | NA    | NA      | NA  | NA | S            | S         | NA     | NA     |

## 1.3.8 apply\_power\_model

**Description:** Connect a power model to a design instance.

#### **Command Support**

| 1 | V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|-----|------|------------------|----------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 2 | 2.1 | NS   | S                | S                    | NS | S     | S       | S   | NS | S            | S         | S      | S      |

## **Option Support**

| V    | AMSD    | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|---------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -ele | ments   |              |                   |    |       |         |     |    |              |           |        |        |
| 2.1  | NS      | S            | S                 | NS | S     | S       | S   | NS | NS           | NS        | S      | S      |
| -sup | ply_map |              |                   |    |       |         |     |    |              |           |        |        |
| 2.1  | NS      | S            | S                 | NS | S     | S       | S   | NS | NS           | NS        | S      | S      |
| -par | ameters |              |                   |    |       |         |     |    |              |           |        |        |
| 3.0  | NS      | NS           | NS                | NS | NS    | NS      | NS  | NS | S            | S         | NS     | NS     |
| -por | t_map   |              |                   |    |       |         |     |    |              |           |        |        |
| 3.1  | NS      | S            | S                 | NS | NS    | NS      | S   | NS | NS           | NS        | NS     | NS     |

## 1.3.9 associate\_supply\_set

**Description:** Associate two or more supply sets.

#### **Command Support**

| V   | AMSD | CLP LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2<br>(WXE) | Tempus | Voltus |
|-----|------|---------------|-------------------|----|-------|---------|-----|----|--------------|--------------|--------|--------|
| 2.0 | S    | S             | S                 | NS | S     | S       | S   | S  | S            | S            | S      | S      |

## **Option Support**

| V    | AMSD    | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |  |
|------|---------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|--|
| -han | -handle |              |                   |    |       |         |     |    |              |           |        |        |  |
| 2.0  | S       | S            | S                 | NS | PS    | S       | S   | NS | S            | S         | S      | S      |  |

#### 1.3.10 begin\_power\_model (legacy)

This command is legacy in the latest IEEE 1801 standard, and is included for backward compatibility.

**Description:** Define a power model. Superseded by define\_power\_model.

#### **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 2.1 | NS   | S            | S                 | NS | S     | S       | S   | NS | NS           | NS        | S      | S      |

#### **Option Support**

| V    | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |  |
|------|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|--|
| -for | -for |              |                   |    |       |         |     |    |              |           |        |        |  |
| 2.1  | NS   | S            | S                 | NS | S     | S       | S   | NS | NS           | NS        | S      | S      |  |

## 1.3.11 bind\_checker

⚠ This command and its options apply only to the 1801 Linter.

**Description:** Insert SystemVerilog checker modules and bind them to design elements.

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | NS   | NA           | NA                | NA | NA    | NA      | NS  | S  | NA           | NA        | NA     | NA     |

## **Option Support**

| V    | AMSD    | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|---------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -mod | ule     |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS      | NA           | NA                | NA | NA    | NA      | NS  | NS | NA           | NA        | NA     | NA     |
| -ele | ments   |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS      | NA           | NA                | NA | NA    | NA      | NS  | S  | NA           | NA        | NA     | NA     |
| -por | ts      |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NA      | NA           | NA                | NA | NA    | NA      | NS  | NS | NA           | NA        | NA     | NA     |
| -bin | d_to    |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NA      | NA           | NA                | NA | NA    | NA      | NS  | NS | NA           | NA        | NA     | NA     |
| -par | ameters |              |                   |    |       |         |     |    |              |           |        |        |
| 3.0  | NA      | NA           | NA                | NA | NA    | NA      | NS  | NS | NA           | NA        | NA     | NA     |

## 1.3.12 connect\_logic\_net

**Description:** Connect logic nets to one or more ports.

## **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

## **Option Support**

| V    | AMSD   | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|--------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -por | ts     |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | S      | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |
| -rec | onnect |              |                   |    |       |         |     |    |              |           |        |        |
| 2.1  | S      | S            | S                 | NS | NS    | NS      | S   | S  | NS           | NS        |        |        |

#### 1.3.13 connect\_supply\_net

**Description:** Connect a supply net to one or more ports.

## **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

## **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET    | Genus   | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|-------|---------|---------|-----|----|--------------|-----------|--------|--------|
| -ele | ments     |              |                   |       |         |         |     |    |              |           |        |        |
| 3.0  | NS        | NS           | NS                | NS    | NS      | NA      | NS  |    | NS           | NS        | NA     | NA     |
| -por | ts        |              |                   |       |         |         |     |    |              |           |        |        |
| 1.0  | S         | S            | S                 | NS    | S       | S       | S   | S  | S            | S         | S      | S      |
| -pg_ | type      |              |                   |       |         |         |     |    |              |           |        |        |
| 1.0  | NS        | NS           | NS                | NS    | S       | S       | S1  | NS | S            | S         | S      | S      |
| -vct |           |              | :                 |       |         |         |     |    |              |           |        |        |
| 1.0  | S         | NA           | NA                | NA    | S       | NA      | S   | NA | S            | S         | NA     | NA     |
| -pin | s (deprec | ated in IE   | EEE 1801-2013     | 3)    |         |         |     |    |              |           |        |        |
| 1.0  | NS        | NS           | NS                | NS    | NS      | S       | NS  | NS | NS           | NS        | S      | S      |
| -cel | ls        |              |                   |       |         |         |     |    |              |           |        |        |
| 1.0  | NS        | NS           | NS                | NS    | NS      | NA      | NS  | NS | NS           | NS        | NA     | NA     |
| -dom | ain       |              |                   |       |         |         |     |    |              |           |        |        |
| 1.0  | NS        | NS           | NS                | NS    | S       | S       | NS  | NS | S            | S         | S      | S      |
| -rai | l_connect | ion (depre   | ecated in IEE     | E 180 | 1-2013) |         |     |    |              |           |        |        |
| 1.0  | NS        | NS           | NS                | NS    | NA      | NA      | NS  | NS | NS           | NS        | NA     | NA     |

<sup>1.</sup> For Xcelium, the  $-pg\_type$  option is parsed, but has no effect on simulation.

## 1.3.14 connect\_supply\_set

**Description:** Connect a supply set to one or more design elements.

## **Command Support**

|   | V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| Ī | 2.0 | S    | NS           | NS                | NS | S     | S       | NS  | NS | S            | S         | S      | S      |

## **Option Support**

| V    | AMSD        | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |  |
|------|-------------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|--|
| -con | nect        |              |                   |    |       |         |     |    |              |           |        |        |  |
| 2.0  | NS          | NS           | NS                | NS | S     | S       | NS  | NS | S            | S         | S      | S      |  |
| -ele | ments       |              |                   |    |       |         |     |    |              |           |        |        |  |
| 2.0  | S           | NS           | NS                | NS | S     | NS      | NS  | NS | S            | S         | S      | S      |  |
| -exc | lude_elem   | nents        |                   |    |       |         |     |    |              |           |        |        |  |
| 2.0  | NS          | NS           | NS                | NS | S     | NS      | NS  | NS | S            | S         | S      | S      |  |
| -tra | -transitive |              |                   |    |       |         |     |    |              |           |        |        |  |
| 2.0  | NS          | NS           | NS                | NS | NS    | NS      | NS  | NS | S            | S         | S      | S      |  |

## 1.3.15 create\_composite\_domain

**Description:** Define a composite domain that includes one or more subdomains.

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 2.0 | NS   | NS           | NS                | NS | NS    | NS      | NS  | NS | NS           | NS        | NS     | NS     |

## **Option Support**

| ٧    | AMSD    | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|---------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -sub | domains |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS      | NS           | NS                | NS | NS    | NS      | NS  | NS | NS           | NS        | NS     | NS     |
| -sup | ply     |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS      | NS           | NS                | NS | NS    | NS      | NS  | NS | NS           | NS        | NS     | NS     |
| -upd | late    |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS      | NS           | NS                | NS | NS    | NS      | NS  | NS | NS           | NS        | NS     | NS     |

#### 1.3.16 create\_hdl2upf\_vct

**Description:** Define a value conversion table for converting HDL logic values to UPF supply net values.

#### **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | NS   | NA           | NA                | NS | NS    | NA      | S   | NS | S            | S         | NA     | NA     |

#### **Option Support**

| V    | AMSD  | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -hdl | _type |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS    | NA           | NA                | NS | NS    | NA      | S   | NS | S            | S         | NA     | NA     |
| -tab | le    |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS    | NA           | NA                | NS | NS    | NA      | S   | NS | S            | S         | NA     | NA     |

## 1.3.17 create\_logic\_net

**Description:** Define a logic net in the active scope.

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 2.0 | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

## 1.3.18 create\_logic\_port

**Description:** Define a logic port in the active scope.

#### **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 2.0 | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

## **Option Support**

| V    | AMSD   | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|--------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -dir | ection |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | S      | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

#### 1.3.19 create\_power\_domain

**Description:** Define a collection of design elements that share the same primary power supply.

#### **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

#### **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET    | Genus   | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|-------|---------|---------|-----|----|--------------|-----------|--------|--------|
| -sim | ulation_c | only (depre  | ecated in IEE     | E 180 | 1-2015) |         |     |    |              |           |        |        |
| 1.0  | S         | NA           | NA                | NS    | NA      | NA      | S   | NS | S            | S         | NA     | NA     |
| -ele | ments     |              |                   |       |         |         |     |    |              |           |        |        |
| 2.0  | NS        | S            | S                 | NS    | S       | S       | S   | S  | S            | S         | S      | S      |
| -ele | ments {.} |              |                   |       |         |         |     |    |              |           |        |        |
| 2.1  |           | S            | S                 | NS    |         |         | S   | S  | S            | S         |        |        |
| -sub | domains   |              |                   |       |         |         |     |    |              |           |        |        |
| 3.0  | NS        | NS           | NS                | NS    | NS      | NS      | NS  |    | NS           | NS        | NS     | NS     |

#### IEEE 1801 Supported Commands and Options--1.3 Power Intent Commands

| -exc | lude_elem | nents      |               |       |       |    |    |    |    |    |    |    |
|------|-----------|------------|---------------|-------|-------|----|----|----|----|----|----|----|
| 2.0  | S         | S          | S             | NS    | S     | S  | S  | NS | S  | S  | S  | S  |
| -inc | lude_scop | e (depreca | ated in IEEE  | 1801- | 2013) |    |    |    |    |    |    |    |
| 1.0  | S         | S          | S             | NS    | S     | S  | S  | S  | S  | S  | S  | S  |
| -sup | ply       |            |               |       |       |    |    |    |    |    |    |    |
| 2.0  | S         | S          | S             | NS    | S     | S  | S  | S  | S  | S  | S  | S  |
| -sup | ply {extr | a_supplies | s_n }         |       |       |    |    |    |    |    |    |    |
| С    | NS        | S          | S             | NS    | NS    | S  | NS | NS | NS | NS | S  | S  |
| -sco | pe (depre | cated in 1 | IEEE 1801-201 | .3)   |       |    |    |    |    |    |    |    |
| 1.0  | S         | NA         | NA            | NS    | S     | NA | S  | S  | S  | S  | NA | NA |
| -def | ine_func_ | type       |               |       |       |    |    |    |    |    |    |    |
| 2.0  | NS        | NA         | NA            | NS    | S     | NA | NS | NA | S  | S  | NA | NA |
| -upd | ate       |            |               |       |       |    |    |    |    |    |    |    |
| 2.0  | S         | S          | S             | NS    | S     | S  | S  | S  | S  | S  | S  | S  |
| -ava | ilable_su | ıpplies    |               |       |       |    |    |    |    |    |    |    |
| 2.1  | NS        | S          | S             | NS    | S     | S  | NS | NS | NS | NS | S  | S  |
| -pow | er_up_sta | ites       |               |       |       |    |    |    |    |    |    |    |
| С    | NA        | NA         | NA            | NS    | NA    | NA | NA | NS | S  | S  | NA | NA |
| -pow | er_down_s | tates      |               |       |       |    |    |    |    |    |    |    |
| С    | NA        | NA         | NA            | NS    | NA    | NA | NA | NS | S  | S  | NA | NA |
| -ato | mic       |            |               |       |       |    |    |    |    |    |    |    |
| 2.1  | NA        | NA         | NA            | NS    | NA    | NA | NS | NS | NS | NS | NA | NA |

## 1.3.20 create\_power\_state\_group

**Description:** Define a simple name, to be used in the current scope, for a group of related power states.

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 3.0 | NS   | S            | S                 | NS | NS    | NS      | S   |    | NS           | NS        | NS     | NS     |

## 1.3.21 create\_power\_switch

**Description:** Define a power switch.

## **Command Support**

|   | V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| Ī | 1.0 | S    | S            | S                 | NS | NA    | S       | S   | S  | S            | S         | S      | S      |

## **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -out | put_suppl | y_port       |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | S         | S            | S                 | NS | NA    | S       | S   | S  | S            | S         | S      | S      |
| -inp | ut_supply | _port        |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | S         | S            | S                 | NS | NA    | S       | S   | S  | S            | S         | S      | S      |
| -con | trol_port |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | S         | S            | S                 | NS | NA    | S       | S   | S  | S            | S         | S      | S      |
| -on_ | state     |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | S         | S            | S                 | NS | NA    | S       | S   | S  | S            | S         | NA     | NA     |
| -off | _state    |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | S         | S            | S                 | NS | NA    | NA      | S   | S  | S            | S         | NA     | NA     |
| -sup | ply_set   |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | S         | S            | S                 | NS | NA    | NA      | S   | NS | S            | S         | S      | S      |
| -swi | tch_type  |              |                   |    |       |         |     |    |              |           |        |        |
| 3.0  | NS        | NS           | NS                | NS | NA    | NA      | NS  |    | NS           | NS        |        |        |
| -on_ | partial_s | tate         |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | S         | NS           | NS                | NS | NA    | NA      | S   | S  | S            | S         | NA     | NA     |
| -ack | _port     |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | S         | S            | S                 | NS | NA    | S       | S   | S  | S            | S         | S      | S      |
| -ack | _delay    |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | S         | NA           | NA                | NS | NA    | NA      | S   | NA | S            | S         | NA     | NA     |
| -err | or_state  |              |                   |    |       |         |     |    |              |           |        |        |

| 1.0  | S                                                   | NS | NS | NS | NA | NA | S  | NS | S  | S  | NA | NA |  |
|------|-----------------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|--|
| -dom | ain                                                 |    |    |    |    |    |    |    |    |    |    |    |  |
| 1.0  | S                                                   | S  | S  | NS | NA | S  | S  | S  | S  | S  | S  | S  |  |
| -out | put_volta                                           | ge |    |    |    |    |    |    |    |    |    |    |  |
| С    | NS                                                  | NA | NA | NS | NA | NA | S  |    | NS | NS |    |    |  |
| -upd | ate                                                 |    |    |    |    |    |    |    |    |    |    |    |  |
| 2.0  | NS                                                  | S  | S  | NS | NA | NA | NS | NS | S  | S  |    |    |  |
| -ins | -instance (changed to -instances in IEEE 1801-2013) |    |    |    |    |    |    |    |    |    |    |    |  |
| 2.0  | NS                                                  | S  | S  | NS | NA | NA | NS | NS | NS | NS |    |    |  |

#### 1.3.22 create\_pst (legacy)

This command is legacy in the latest IEEE 1801 standard, and is included for backward compatibility.

**Description:** Define a name for the power state table (PST).

#### **Command Support**

|   | V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| Ī | 1.0 | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

#### **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |  |
|------|-----------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|--|
| -sup | -supplies |              |                   |    |       |         |     |    |              |           |        |        |  |
| 1.0  | S         | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |  |

#### 1.3.23 create\_supply\_net

**Description:** Create a supply net in the active scope or in the scope of the specified domain.

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

#### **Option Support**

| V    | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM  | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|------|--------------|-------------------|----|-------|---------|------|----|--------------|-----------|--------|--------|
| -dom | ıain |              |                   |    |       |         |      |    |              |           |        |        |
| 1.0  | S    | S            | S                 | NS | S     | S       | S    | S  | S            | S         | S      | S      |
| -reu | se   |              |                   |    |       |         |      |    |              |           |        |        |
| 1.0  | S    | S            | S                 | NS | S     | NA      | S    | S  | S            | S         | NA     | NA     |
| -res | olve |              |                   |    |       |         |      |    |              |           |        |        |
| 1.0  | S    | NA           | NA                | NA | NA    | NA      | PS12 | PS | S            | S         | NA     | NA     |

- 1. Xcelium and JasperGold do not support -resolve parallel\_one\_hot.
- 2. Xcelium supports the non-standard -resolve arguments weak and strong.

## 1.3.24 create\_supply\_port

Description: Create a supply port on an instance in the active scope or in the scope of the specified domain.

## **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

#### **Option Support**

| V    | AMSD   | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|--------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -dom | ain    |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | S      | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |
| -dir | ection |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | S      | S            | S                 | NS | NA    | S       | S   | S  | S            | S         | S      | S      |

#### 1.3.25 create\_supply\_set

**Description:** Create a supply set in the active scope.

## **Command Support**

| , | V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 2 | 2.0 | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

## **Option Support**

| V    | AMSD                                          | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG  | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |  |
|------|-----------------------------------------------|--------------|-------------------|----|-------|---------|-----|-----|--------------|-----------|--------|--------|--|
| -fun | ction                                         |              |                   |    |       |         |     |     |              |           |        |        |  |
| 2.0  | S                                             | S            | S                 | NS | S     | S       | S   | S   | S            | S         | S      | S      |  |
| -ref | -reference_gnd (deprecated in IEEE 1801-2015) |              |                   |    |       |         |     |     |              |           |        |        |  |
| 2.0  | NS                                            | NA           | NA                | NS | S     | NA      | S   | PS1 | S            | S         | NA     | NA     |  |
| -upd | ate                                           | I            |                   |    | I     |         | I   |     |              |           |        |        |  |
| 2.0  | S                                             | S            | S                 | NS | S     | S       | S   | S   | S            | S         | S      | S      |  |

<sup>1.</sup> JasperGold only uses this option as information in GUI and query commands.

## 1.3.26 create\_upf2hdl\_vct

**Description:** Define a value conversion table for converting UPF supply net values to HDL logic values.

#### **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | NS   | NA           | NA                | NS | NS    | NA      | S   | NS | S            | S         | NA     | NA     |

## **Option Support**

| V    | AMSD  | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -hdl | _type |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS    | NA           | NA                | NS | NS    | NA      | S   | NS | S            | S         | NA     | NA     |
| -tab | le    |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS    | NA           | NA                | NS | NS    | NA      | S   | NS | S            | S         | NA     | NA     |

## 1.3.27 define\_power\_model

**Description:** Define a power model. Replaces begin\_power\_model and end\_power\_model.

#### **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 3.1 | NS   | S            | S                 | NS | NS    | NS      | S   |    | NS           | NS        | NA     | NA     |

#### **Option Support**

| V    | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -for |      |              |                   |    |       |         |     |    |              |           |        |        |
| 3.1  | NS   | S            | S                 | NS | NS    | NS      | S   |    | NS           | NS        | NA     | NA     |

## 1.3.28 describe\_state\_transition (deprecated)

This command was deprecated in IEEE 1801-2015.

**Description:** Specify the legality of a state transition for a particular object.

|   | V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| Ī | 2.0 | NS   | NA           | NA                | NA | NA    | NA      | NS  | NS | S            | S         | NA     | NA     |

#### **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -obj | ect       |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS        | NA           | NA                | NA | NA    | NA      | NS  | NS | S            | S         | NA     | NA     |
| -fro | m -to     |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS        | NA           | NA                | NA | NA    | NA      | NS  | NS | S            | S         | NA     | NA     |
| -pai | red       |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS        | NA           | NA                | NA | NA    | NA      | NS  | NS | S            | S         | NA     | NA     |
| -leg | al   -ill | egal         |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS        | NA           | NA                | NA | NA    | NA      | NS  | NS | S            | S         | NA     | NA     |

## 1.3.29 end\_power\_model (legacy)

This command is legacy in the latest IEEE 1801 standard, and is included for backward compatibility.

**Description:** Close a power model definition block. Superseded by define\_power\_model.

#### **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 2.1 | NS   | S            | S                 | NS | S     | S       | S   | NS | NS           | NS        | S      | S      |

#### 1.3.30 find\_objects

**Description:** Search for and return 1801 design objects that match the criteria in the specified scope.

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 2.0 | S    | S            | S                 | NS | PS1   | S       | S   | S  | S            | S         | S      | S      |

#### **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus               | Innovus | XLM | JG                 | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|----|---------------------|---------|-----|--------------------|--------------|-----------|--------|--------|
| scop | е         |              |                   |    |                     |         |     |                    |              |           |        |        |
| 2.0  | S         | S            | S                 | NS | S                   | S       | S   | PS<br>"."<br>scope | S            | S         | S      | S      |
| -pat | tern      |              |                   |    |                     |         |     |                    |              |           |        |        |
| 2.0  | S         | S            | S                 | NS | S                   | S       | S   | S                  | S            | S         | S      | S      |
| -obj | ect_type  |              |                   |    |                     |         |     |                    |              |           |        |        |
| 2.0  | PS        | S            | S                 | NS | PS<br>inst<br>& pin | S       | PS2 | S                  | S            | S         | S      | S      |
| -dir | ection    |              |                   |    |                     |         |     |                    |              |           |        |        |
| 2.0  | S         | S            | S                 | NS | S                   | S       | S   | S                  | S            | S         | S      | S      |
| -tra | nsitive   |              |                   |    |                     |         |     |                    |              |           |        |        |
| 2.0  | S         | S            | S                 | NS | S                   | S       | S   | S                  | S            | S         | S      | S      |
| -reg | exp   -ex | act          |                   |    |                     |         |     |                    |              |           |        |        |
| 2.0  | S         | S            | S                 | NS | S                   | NA      | S   | S                  | S            | S         | NA     | NA     |
| -ign | ore_case  |              |                   |    |                     |         |     |                    |              |           |        |        |
| 2.0  | S         | S            | S                 | NS | S                   | NA      | S   | NS                 | S            | S         | NA     | NA     |
| -non | _leaf   - | leaf_only    | ,                 |    |                     |         |     |                    |              |           |        |        |
| 2.0  | S         | NA           | NA                | NS | S                   | S       | S   | S                  | S            | S         | NS     | NS     |
| -tra | verse_mac | ros          |                   |    |                     |         |     |                    |              |           |        |        |
| 3.1  |           | NA           | NA                | NS | NS                  | NS      | NS  |                    | S            | S         | NS     | NS     |

- 1. Genus supports this command only when loading a single design.
- 2. Xcelium does not support <code>-object\_type process.</code>
- 3. Palladium XP does not support -object\_type process or -object\_type supply\_port.

#### 1.3.31 load\_simstate\_behavior

**Description:** Load an 1801 file containing default simstate behavior for a library.

#### **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 2.0 | NS   | NA           | NA                | NA | NA    | NA      | NS  | NS | NS           | NS        | NA     | NA     |

## **Option Support**

| V    | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -fil | е    |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS   | NA           | NA                | NA | NA    | NA      | NS  | NS | NS           | NS        | NA     | NA     |

## 1.3.32 load\_upf

**Description:** Execute the commands in the specified 1801 file.

#### **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | S    | S            | S                 | NS | S     | S       | S   | S  | S            | S         | S      | S      |

## **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET    | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|-------|-------|---------|-----|----|--------------|-----------|--------|--------|
| -sco | pe        |              |                   |       |       |         |     |    |              |           |        |        |
| 1.0  | S         | S            | S                 | NS    | S     | S       | S   | S  | S            | S         | S      | S      |
| -ver | sion (dep | recated in   | n IEEE 1801-2     | (015) |       |         |     |    |              |           |        |        |
| 1.0  | PS        | S            | S                 | NS    | S     | NS      | NS  | NS | S            | S         | NS     | NS     |
| -hid | e_globals | ;            |                   |       |       |         |     |    |              |           |        |        |
| 3.0  |           | NS           | NS                | NS    | NS    | NS      | NS  |    | NS           | NS        | NS     | NS     |
| -par | ameters   |              |                   |       |       |         |     |    |              |           |        |        |
| 3.0  |           | NS           | NS                | NS    | NS    | NS      | NS  |    | NS           | NS        | NS     | NS     |

## 1.3.33 load\_upf\_protected (deprecated)

This command was deprecated in IEEE 1801-2015.

**Description:** Execute the 1801 file in a protected environment which prevents corruption of existing variables.

## **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 2.0 | NS   | S            | S                 | NS | S     | NS      | PS  | NS | NS           | NS        | NS     | NS     |

## **Option Support**

| ٧    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -hid | e_globals | 3            |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS        | NS           | NS                | NS | S     | NS      | NS  | NS | NS           | NS        | NS     | NS     |
| -sco | pe        |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS        | S            | S                 | NS | S     | NS      | S   | NS | NS           | NS        | NS     | NS     |
| -ver | sion      |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS        | S            | S                 | NS | S     | NS      | NS  | NS | NS           | NS        | NS     | NS     |
| -par | ams       |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS        | NS           | NS                | NS | S     | NS      | NS  | NS | NS           | NS        | NS     | NS     |

## 1.3.34 map\_isolation\_cell (deprecated)

This command was deprecated in IEEE 1801-2013.

**Description:** Specify a certain isolation strategy for one or more library cells.

| , | V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
|   | 1.0 | NS   | S            | S                 | NS | S     | S       | S   | NS | S            | S         | S      | S      |

## **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -dom | ain       |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NS | S     | S       | S   | NS | S            | S         | S      | S      |
| -ele | ments     |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NA | NS    | NS      | NS  | NS | NS           | NS        | NS     | NS     |
| -lib | _cells    |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NS | S     | S       | S   | NS | NS           | NS        | S      | S      |
| -lib | _cell_typ | e            |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS        | NS           | NS                | NS | NS    | NS      | NS  | NS | NS           | NS        | NS     | NS     |
| -lib | _model_na | ıme          |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS        | NS           | NS                | NS | NS    | NS      | NS  | NS | NS           | NS        | NS     | NS     |
| -por | t         |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS        | NA           | NA                | NS | NS    | NS      | NS  | NS | NS           | NS        | NS     | NS     |

## 1.3.35 map\_level\_shifter\_cell (deprecated)

This command was deprecated in IEEE 1801-2013.

**Description:** Specify a particular level-shifter strategy for a simulation or implementation model.

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | NS   | S            | S                 | NS | S     | S       | NS  | NS | NA           | NA        | S      | S      |

## **Option Support**

| ٧    | AMSD   | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|--------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -dom | nain   |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS     | S            | S                 | NS | S     | S       | NS  | NS | NA           | NA        | S      | S      |
| -lib | _cells |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS     | S            | S                 | NS | S     | S       | NS  | NS | NA           | NA        | S      | S      |
| -ele | ments  |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS     | NA           | NA                | NS | NS    | NS      | NS  | NS | NA           | NA        | NS     | NS     |

## 1.3.36 map\_power\_switch

**Description:** Specify a power switch model to use for the implementation of the corresponding switch instance.

### **Command Support**

|   | V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| Ī | 1.0 | NS   | S            | S                 | NS | S     | S       | NS  | NS | NA           | NA        | S      | S      |

## **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET   | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|------|-------|---------|-----|----|--------------|-----------|--------|--------|
| -dom | ain (depr | recated in   | IEEE 1801-20      | )13) |       |         |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NS   | S     | S       | NS  | NS | NA           | NA        | S      | S      |
| -lib | _cells    |              |                   |      |       |         |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NS   | S     | S       | NS  | NS | NA           | NA        | NA     | NA     |
| -por | t_map     |              |                   |      |       |         |     |    |              |           |        |        |
| 2.0  | NS        | S            | S                 | NS   | S     | NS      | NS  | NS | NA           | NA        | NS     | NS     |

## 1.3.37 map\_retention\_cell

**Description:** Specify a certain retention strategy for library cells. This command can constrain implementation choices and/or define the functional behavior for verification.

## **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | NS   | S            | S                 | NS | S     | S       | S   | NS | NA           | NA        | S      | S      |

## **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET    | Genus     | Innovus     | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|-------|-----------|-------------|-----|----|--------------|-----------|--------|--------|
| -dom | ain       |              |                   |       |           |             |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NS    | S         | S           | S   | NS | NA           | NA        | S      | S      |
| -ele | ments     |              |                   |       |           |             |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NS    | NS        | NS          | S   | NS | NA           | NA        | NS     | NS     |
| -exc | lude_elem | nents        |                   |       |           |             |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NS    | NS        | NS          | NS  | NS | NA           | NA        | NS     | NS     |
| -lib | _cells    |              |                   |       |           |             |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NS    | S         | S           | S   | NS | NA           | NA        | S      | S      |
| -lib | _cell_typ | е            |                   |       |           |             |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NS    | NS        | S           | NS  | NS | NA           | NA        | S      | S      |
| -lib | _model (r | ame change   | ed to -lib_mc     | del_n | ame in IE | EE 1801-201 | 13) |    |              |           |        |        |
| 1.0  | NS        | NS           | NS                | NS    | NS        | NS          | NS  | NS | NA           | NA        | NS     | NS     |
| -por | t (name c | hanged to    | -port_map in      | 1EEE  | 1801-201  | 3)          |     |    |              |           |        |        |
| 1.0  | NS        | NS           | NS                | NS    | NS        | NS          | NS  | NS | NA           | NA        | NS     | NS     |
| -lib | _model_na | me           |                   |       |           |             |     |    |              |           |        |        |
| 2.1  | NS        | NS           | NS                | NS    | NS        | NS          | NS  | NS | NA           | NA        | NS     | NS     |
| -por | t_map     |              |                   |       |           |             |     |    |              |           |        |        |
| 2.1  | NS        | NS           | NS                | NS    | NS        | NS          | NS  | NS | NA           | NA        | NS     | NS     |

## 1.3.38 merge\_power\_domains (deprecated)

This command was deprecated in IEEE 1801-2013.

**Description:** Merge two or more existing power domains into a single domain.

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | NS   | NS           | NS                | NA | NS    | NA      | NS  | NS | NA           | NA        | NA     | NA     |

## **Option Support**

| ٧    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -pow | er_domain | ıs           |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS        | NS           | NS                | NA | NS    | NA      | NS  | NS | NA           | NA        | NA     | NA     |
| -sco | pe        |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS        | NS           | NS                | NA | NS    | NA      | NS  | NS | NA           | NA        | NA     | NA     |
| -all | _equivale | ent          |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS        | NS           | NS                | NA | NS    | NA      | NS  | NS | NA           | NA        | NA     | NA     |

## 1.3.39 name\_format

**Description:** Define the name format of implicitly created objects.

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | NS   | S            | S                 | NS | NS    | PS      | NS  | PS | NS           | NS        | PS     | PS     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -iso | lation_pr | efix         |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NS | NS    | S       | NS  | S  | NS           | NS        | S      | S      |
| -iso | lation_su | ffix         |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NS | NS    | NA      | NS  | S  | NS           | NS        | NA     | NA     |
| -lev | el_shift_ | prefix       |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NS | NS    | S       | NS  | PS | NS           | NS        | S      | S      |
| -lev | el_shift_ | suffix       |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NS        | S            | S                 | NS | NS    | NA      | NS  | PS | NS           | NS        | NA     | NA     |
| -imp | licit_sup | port_suffi   | x                 |    |       |         |     |    |              |           |        |        |
| 2.0  | NS        | NS           | NS                | NS | NS    | NA      | NS  | PS | NS           | NS        | NA     | NA     |
| -imp | licit_log | ic_prefix    |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS        | S            | S                 | NS | NS    | NA      | NS  | PS | NS           | NS        | NA     | NA     |
| -imp | licit_log | ic_suffix    |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS        | S            | S                 | NS | NS    | NA      | NS  | PS | NS           | NS        | NA     | NA     |

## 1.3.40 save\_upf

**Description:** Create an 1801 file that contains power intent for the specified scope.

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 1.0 | NA   | NA           | NA                | NS | NS    | NS      | NA  | NS | NA           | NA        | NS     | NS     |

## **Option Support**

| V    | AMSD                                    | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------------------------------------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -sco | pe                                      |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NA                                      | NA           | NA                | NS | NS    | NS      | NA  | NS | NA           | NA        | NS     | NS     |
| -ver | -version (deprecated in IEEE 1801-2013) |              |                   |    |       |         |     |    |              |           |        |        |
| 1.0  | NA                                      | NA           | NA                | NS | NS    | NS      | NA  | NS | NA           | NA        | NS     | NS     |

## 1.3.41 set\_correlated

**Description:** Declare two or more supply nets, sets, ports, or supply set functions as correlated when comparing voltage variation.

#### **Command Support**

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 3.0 | NS   | S            | S                 | NS | NS    | NS      | NS  | NA | NA           | NA        | NS     | NS     |

#### **Option Support**

| V    | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -net | S    |              |                   |    |       |         |     |    |              |           |        |        |
| 3.0  | NS   | S            | S                 | NS | NS    | NS      | NS  | NA | NA           | NA        | NS     | NS     |
| -set | S    |              |                   |    |       |         |     |    |              |           |        |        |
| 3.0  | NS   | S            | S                 | NS | NS    | NS      | NS  | NA | NA           | NA        | NS     | NS     |

### 1.3.42 set\_design\_attributes

**Description:** Control attributes for IEEE 1801 design elements.

| V   | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| 2.0 | NS   | S            | S                 | NS | S     | NS      | S   | NS | S            | S         | NS     | NS     |

## **Options Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -ele | ments     |              |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS        | S            | S                 | NS | S     | NS      | S   | NS | S            | S         | NS     | NS     |
| -exc | lude_elem | nents        |                   |    |       |         |     |    |              |           |        |        |
| 2.0  | NS        | NA           | NA                | NS | S     | NS      | NS  | NS | NS           | NS        | NS     | NS     |
| -att | ribute    |              |                   |    |       |         |     |    |              |           | ,      |        |
| 2.0  | NS        | S            | S                 | NS | S     | NS      | S   | NS | S            | S         | NS     | NS     |
| -mod | els       |              |                   |    |       |         |     |    |              |           | ,      |        |
| 2.0  | NS        | S            | S                 | NS | S     | NS      | S   | NS | S            | S         | NS     | NS     |
| -is_ | leaf_cell |              |                   |    |       |         |     |    |              |           | ,      |        |
| 2.1  | NS        | NS           | NS                | NS | NS    | NS      | NS  | NS | S            | S         | NS     | NS     |
| -is_ | macro_cel | .1           |                   |    |       |         |     |    |              |           |        |        |
| 2.1  | NS        | NS           | NS                | NS | NS    | NS      | NS  | NS | S            | S         | NS     | NS     |
| -is_ | soft_macr | 0            |                   |    |       |         |     |    |              |           |        |        |
| 2.1  | NS        | S            | S                 | NS | NS    | NS      | NS  | NS | S            | S         | NS     | NS     |
| -is_ | hard_macr | 0            |                   |    |       |         |     |    |              |           |        |        |
| 2.1  | NS        | NS           | NS                | NS | NS    | NS      | S   | NS | S            | S         | NS     | NS     |
| -is_ | power_awa | re_model     |                   |    |       |         |     |    |              |           |        |        |
| 3.1  | NS        | NS           | NS                | NS | NS    | NS      | S   | NS | S            | S         | NS     | NS     |
| -swi | tch_cell_ | type         |                   |    |       |         |     |    |              |           |        |        |
| 3.0  | NS        | NS           | NS                | NS | NS    | NS      | NS  | NS | S            | S         | NS     | NS     |

The following sections cover supported extensions to the -attribute option:

- Cadence-Defined Attributes
  - NOR Isolation Attributes
  - Non-Standard Retention Attributes

#### **Cadence-Defined Attributes**

| V  | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET     | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|----|-----------|--------------|-------------------|--------|-------|---------|-----|----|--------------|-----------|--------|--------|
| -a | tribute a | add_ps <2.0  | )   2.1   igno    | ore_v> |       |         |     |    |              |           |        |        |

#### **IEEE 1801 Cross Platform Guide**

#### IEEE 1801 Supported Commands and Options--1.3 Power Intent Commands

| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | S    | NS  | NS         | NS    | NS | NS |
|-----|-----------|-------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|-----|------------|-------|----|----|
| -at | tribute ( | CVA_power_u | p_states   CV                                                                                                                | A_pow                                                                                                    | er_down_s                                                                                         | tates <low< td=""><td>  high</td><td>  ran</td><td>dom   inve</td><td>rted&gt;</td><td></td><td></td></low<> | high | ran | dom   inve | rted> |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | NS   |     | S          | S     | NS | NS |
| -at | tribute o | default_app | lies_to <1.0                                                                                                                 | 2.0                                                                                                      | 2.1>                                                                                              |                                                                                                              |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | S    | NS  | S          | S     | NS | NS |
| -at | tribute o | default_pow | er_vct                                                                                                                       |                                                                                                          |                                                                                                   |                                                                                                              |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | NS   | NS  | S          | S     | NS | NS |
| -at | tribute o | default_gro | und_vct                                                                                                                      | ·                                                                                                        | ·                                                                                                 |                                                                                                              |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | NS   | NS  | S          | S     | NS | NS |
| -at | tribute o | domain_inte | rface_def <1.                                                                                                                | 0   2                                                                                                    | .0   2.1>                                                                                         |                                                                                                              |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | S    | NS  | S          | S     | NS | NS |
| -at | tribute i | is_hard_mac | ro <true fa<="" td=""  =""><td>LSE&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></true>   | LSE>                                                                                                     |                                                                                                   |                                                                                                              |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | S    | NS  | NS         | S     | NS | NS |
| -at | tribute i | is_power_aw | are_model <tf< td=""><td>RUE   1</td><td>FALSE&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></tf<> | RUE   1                                                                                                  | FALSE>                                                                                            |                                                                                                              |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | S    | NS  | NS         | S     | NS | NS |
| -at | tribute 1 | logic_expr_ | drives_supply                                                                                                                | _expr                                                                                                    | <true td=""  <=""><td>FALSE&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td></true> | FALSE>                                                                                                       |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | S    | NS  | NS         | NS    | NS | NS |
| -at | tribute 1 | logical_sup | ply_net <true< td=""><td>:   FA</td><td>LSE&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></true<>  | :   FA                                                                                                   | LSE>                                                                                              |                                                                                                              |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | S    | NS  | NS         | NS    | NS | NS |
| -at | tribute o | override_li | b_corruption                                                                                                                 | <true< td=""><td>  FALSE&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></true<> | FALSE>                                                                                            |                                                                                                              |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | NS   | NS  | S          | S     | NS | NS |
| -at | tribute s | support_wil | dcard <0   1>                                                                                                                |                                                                                                          |                                                                                                   |                                                                                                              |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | S    | NS  | NS         | NS    | NS | NS |
| -at | tribute t | erminal_bo  | undary <true< td=""><td>  FAL</td><td>SE&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></true<>     | FAL                                                                                                      | SE>                                                                                               |                                                                                                              |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | S    | NS  | NS         | NS    | NS | NS |
| -at | tribute t | cop_ports_h | ave_anon_supp                                                                                                                | oly <0                                                                                                   | 1>                                                                                                |                                                                                                              |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | S    | NS  | NS         | NS    | NS | NS |
| -at | tribute ( | JPF_dont_to | uch <true f<="" td=""  =""><td>'ALSE&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></true> | 'ALSE>                                                                                                   |                                                                                                   |                                                                                                              |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | S    | NS  | S          | S     | NS | NS |
| -at | tribute v | /10_applies | _to <true f<="" td=""  =""><td>'ALSE&gt;</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></true> | 'ALSE>                                                                                                   |                                                                                                   |                                                                                                              |      |     |            |       |    |    |
| С   | NS        | NS          | NS                                                                                                                           | NS                                                                                                       | NS                                                                                                | NS                                                                                                           | S    | NS  | NS         | NS    | NS | NS |

- With Xcelium, use <code>-elements</code> to define attributes for a specific list of instances, elements, processes, or signal names. Use <code>-models</code> to define attributes for a list of models. The simulator marks all instances of the given models, meaning that attributes for models are considered global. The one exception is the <code>logical\_supply\_net</code> attribute as it supports only <code>-elements</code> for simulation. You can use this attribute to specify a list of one or more UPF supply nets that have a connection to Liberty <code>internal\_power and/or internal\_ground pins</code>.
- With Xcelium, the simulator defaults to UPF 2.1 semantics:
  - for the add\_power\_state command. if the add\_ps attribute is undefined.
  - for the applies\_to filter, if the default\_applies\_to attribute is undefined.
  - for the domain interface, if the domain\_interface\_def attribute is undefined.
- With Xcelium, the v10\_applies\_to, is\_power\_aware, and is\_hard\_macro attributes default to FALSE.
- With Xcelium, the logic\_expr\_drives\_supply\_expr attribute enables global non-standard behavior for -supply\_expr and -logic\_expr in an add\_power\_state command.
- With Xcelium, the UPF\_dont\_touch attribute enables always-on behavior and uses non-standard set\_design\_attributes syntax.

To use this attribute for simulation, you must specify <code>-lps\_sda\_upf\_dont\_touch</code> on the command line.

#### **NOR Isolation Attributes**

| V   | AMSD                                       | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|--------------------------------------------|--------------|-------------------|----|-------|---------|-----|----|--------------|-----------|--------|--------|
| -at | tribute {                                  | (iso_nor TR  | UE }              |    |       |         |     |    |              |           |        |        |
| С   | NS                                         | NS           | NS                | NS | NS    | NS      | S   | NS | S            | S         | NS     | NS     |
| -el | -elements {domain_name.isolation_strategy} |              |                   |    |       |         |     |    |              |           |        |        |
| С   | NS                                         | NS           | NS                | NS | NS    | NS      | S   | NS | S            | S         | NS     | NS     |

#### **Non-Standard Retention Attributes**

| V   | AMSD     | CLP<br>LP-EC | CLP LP-<br>Verify | ET     | Genus | Innovus | XLM | JG | PZ1<br>(VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|----------|--------------|-------------------|--------|-------|---------|-----|----|--------------|-----------|--------|--------|
| -at | tribute  | {ret_cell_t  | ype arm_retn_     | _cell_ | 1}    |         |     |    |              |           |        |        |
| С   | NS       | NS           | NS                | NS     | NS    | NS      | S   | NS | S            | S         | NS     | NS     |
| -at | tribute  | {ret_cell_t  | ype arm_retn_     | _cell_ | 1p}   |         |     |    |              |           |        |        |
| С   | NS       | NS           | NS                | NS     | NS    | NS      | S   | NS | NS           | NS        | NS     | NS     |
| -at | tribute  | {ret_cell_t  | ype arm_retn_     | _cell_ | 2}    |         |     |    |              |           |        |        |
| С   | NS       | NS           | NS                | NS     | NS    | NS      | S   | NS | NS           | NS        | NS     | NS     |
| -el | ements { | retention_s  | trategy_list}     |        |       |         |     |    |              |           |        |        |
| С   | SN       | NS           | NS                | NS     | NS    | NS      | S   | NS | S            | S         | NS     | NS     |

#### 1.3.43 set\_design\_top

**Description:** Specify the design top module or use -testbench to specify the top-level of the testbench scope.

#### **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 1.0 | S    | NA               | NA                | NA | S     | NA      | S   | S  | S         | S         | NA     | NA     |

## **Option Support**

| V   | AMSD     | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|----------|--------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -te | estbench |              |                   |    |       |         |     |    |           |           |        |        |
| С   | S        | NA           | NA                | NS | S     | NA      | S   | NS | NS        | NS        | NA     | NA     |

## 1.3.44 set\_domain\_supply\_net (legacy)

This command is legacy in the latest IEEE 1801 standard, and is included for backward compatibility.

**Description:** Specify the primary power and ground net for a power domain.

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 1.0 | S    | S                | S                 | NS | S     | S       | S   | S  | S         | S         | S      | S      |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -pri | mary_powe | er_net           |                   |    |       |         |     |    |           |           |        |        |
| 1.0  | S         | S                | S                 | NS | S     | S       | S   | S  | S         | S         | S      | S      |
| -pri | mary_grou | ind_net          |                   |    |       |         |     |    |           |           |        |        |
| 1.0  | S         | S                | S                 | NS | S     | S       | S   | S  | S         | S         | S      | S      |

## 1.3.45 set\_equivalent

**Description:** Specify two or more power nets or supply sets as electrically or functionally equivalent.

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.1 | NS   | S                | S                    | NS | S     | NS      | S   | NS | S         | S         | NS     | NS     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -fun | ctions_or | nly              |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | NA               | NA                   | NS | S     | NS      | NS  | NS | S         | S         | NS     | NS     |
| -net | -nets     |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | S     | NS      | S   | NS | S         | S         | NS     | NS     |
| -set | s         |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | S         | S         | NS     | NS     |
| -int | erchangea | able             |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## 1.3.46 set\_isolation

**Description:** Define an isolation strategy.

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 1.0 | S    | S                | S                 | NS | S     | S       | S   | PS | S         | S         | S      | S      |

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -dom | ain       |                  |                      |    |       |         |     |    |           |           |        |        |
| 1.0  | S         | S                | S                    | NS | S     | S       | S   | S  | S         | S         | S      | S      |
| -ele | ments     |                  |                      |    |       |         |     |    |           |           |        |        |
| 1.0  | S         | S                | S                    | NS | S     | S       | S   | S  | S         | S         | S      | S      |
| -exc | lude_elem | nents            |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | S     | S       | S   | S  | S         | S         |        |        |
| -sou | rce       |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | S         | S                | S                    | NS | S     | S       | S   | S  | S         | S         | S      | S      |

#### **IEEE 1801 Cross Platform Guide**

#### IEEE 1801 Supported Commands and Options--1.3 Power Intent Commands

| -sin                                                        | k         |         |           |       |           |             |          |          |   |    |    |    |  |  |  |
|-------------------------------------------------------------|-----------|---------|-----------|-------|-----------|-------------|----------|----------|---|----|----|----|--|--|--|
| 2.0                                                         | S         | S       | S         | NS    | S         | S           | S        | S        | S | S  | S  | S  |  |  |  |
| -app                                                        | lies_to   |         |           |       |           |             |          |          |   |    |    |    |  |  |  |
| 2.0                                                         | S         | S       | S         | NS    | S         | S           | S        | S        | S | S  | S  | S  |  |  |  |
| -app                                                        | lies_to_b | oundary | ?         |       |           |             |          |          |   |    |    |    |  |  |  |
| 3.0                                                         | NS        | S       | S         | NS    | NS        | NS          | S        |          | S | S  | NS | NS |  |  |  |
| -app                                                        | lies_to_c | lamp    |           |       |           |             |          |          |   |    |    |    |  |  |  |
| 2.0                                                         | NS        | S       | S         | NS    | NS        | NS          | NS       | NS       | S | S  | S  | S  |  |  |  |
| -app                                                        | lies_to_s | ink_off | _clamp    |       |           |             |          |          |   |    |    |    |  |  |  |
| 2.0                                                         | NS        | NA      | NA        | NS    | NS        | NS          | NS       | NS       |   | S  | S  | S  |  |  |  |
| -applies_to_source_off_clamp                                |           |         |           |       |           |             |          |          |   |    |    |    |  |  |  |
| 2.0 NS NA NA NS NS NS NS S S  -isolation_power_net (legacy) |           |         |           |       |           |             |          |          |   |    |    |    |  |  |  |
| -iso                                                        |           |         |           |       |           |             |          |          |   |    |    |    |  |  |  |
| 1.0                                                         | S         | S       | S         | NS    | S         | S           | S        | S        |   | S  | S  | S  |  |  |  |
| -iso                                                        | lation_gr | ound_ne | et (legac | у)    |           |             |          |          |   |    |    |    |  |  |  |
| 1.0                                                         | S         | S       | S         | NS    | S         | S           | S        | S        |   | S  | S  | S  |  |  |  |
| -no_                                                        | isolation |         |           |       |           |             |          |          |   |    |    |    |  |  |  |
| 1.0                                                         | S         | S       | S         | NS    | S         | S           | S        | S        |   | S  | S  | S  |  |  |  |
| -for                                                        | ce_isolat | ion     |           |       |           |             |          |          |   |    |    |    |  |  |  |
| 2.0                                                         | NS        | S       | S         | NS    | NS        | NS          | NS       | NS       |   | S  | NS | NS |  |  |  |
| -iso                                                        | lation_su | pply_se | et (chang | ed to | -isolatio | on_supply i | n IEEE 1 | 801-2015 | ) |    |    |    |  |  |  |
| 2.0                                                         | S         | S       | S         | NS    | S         | S           | S        | S        |   | S  | S  | S  |  |  |  |
| -iso                                                        | lation_si | gnal    | I         |       |           |             | I        |          |   |    |    |    |  |  |  |
| 2.0                                                         | S         | S       | S         | NS    | S         | S           | S        | S        |   | S  | S  | S  |  |  |  |
| -iso                                                        | lation_se | nse     | ı         |       |           |             | I        |          |   |    |    |    |  |  |  |
| 2.0                                                         | S         | S       | S         | NS    | S         | S           | S        | S        |   | S  | S  | S  |  |  |  |
| -nam                                                        | e_prefix  |         | ı         |       |           |             | I        |          |   |    |    |    |  |  |  |
| 2.0                                                         | NA        | S       | S         | NS    | S         | S           | NS       | S        |   | NS | S  | S  |  |  |  |
| -nam                                                        | e_suffix  |         | ı         |       |           |             | ı        |          |   |    |    |    |  |  |  |
| 2.0                                                         | NA        | S       | S         | NS    | S         | NS          | NS       | S        |   | NS | NA | NA |  |  |  |
| -cla                                                        | mp_value  |         |           |       |           |             |          |          |   |    |    |    |  |  |  |
|                                                             |           |         |           |       |           |             |          |          |   |    |    |    |  |  |  |

#### **IEEE 1801 Cross Platform Guide**

#### IEEE 1801 Supported Commands and Options--1.3 Power Intent Commands

| 2.0  | S         | S       | S         | NS     | PS                           | S      | S                                      | S                    | S  | S  | S  |
|------|-----------|---------|-----------|--------|------------------------------|--------|----------------------------------------|----------------------|----|----|----|
| -sin | k_off_cla | mp (dep | recated   | in IEE | EE 1801-20                   | 013)   |                                        |                      |    |    |    |
| 2.0  | NS        | NA      | NA        | NS     | S                            | NS     | NS                                     | NS                   | S  | S  | S  |
| -sou | rce_off_c | lamp (d | leprecate | d in 1 | EEE 1801-                    | -2013) |                                        |                      |    |    |    |
| 2.0  | NS        | NA      | NA        | NS     | S                            | NS     | NS                                     | NS                   | S  | S  | S  |
| -loc | ation     |         |           |        |                              |        |                                        |                      |    |    |    |
| 2.0  | NS        | S       | S         | NS     | S<br>self<br>parent<br>other | S      | S<br>self<br>parent<br>other<br>fanout | PS<br>self<br>parent | S  | S  | S  |
| -ins | tance     |         |           |        |                              |        |                                        |                      |    |    |    |
| 2.0  | NS        | NS      | NS        | NS     | NS                           | NS     | NS                                     | NS                   | NS | NA | NA |
| -dif | f_supply_ | only    |           |        |                              |        |                                        |                      |    |    |    |
| 2.0  | S         | S       | S         | NS     | S                            | S      | S                                      | S                    | S  | S  | S  |
| -tar | get       |         |           |        |                              |        |                                        |                      |    |    |    |
| С    | NS        | NS      | NS        | NS     | NS                           | NS     | S                                      | NS                   | S  | NS | NS |
| -asy | nc_contro | 1       |           |        |                              |        |                                        |                      |    |    |    |
| С    | NS        | NS      | NS        | NS     | NS                           | NS     | S                                      |                      | NS | NS | NS |
| -asy | nc_clamp_ | value   |           |        |                              |        |                                        |                      |    |    |    |
| С    | NS        | NS      | NS        | NS     | NS                           | NS     | S                                      |                      | NS | NS | NS |
| -tra | nsitive ( | depreca | ted in I  | EEE 18 | 301-2013)                    |        |                                        |                      |    |    |    |
| 2.0  | NS        | NS      | NS        | NS     | NS                           | NS     | NS                                     | NS                   | S  | NS | NS |
| -upd | ate       |         |           |        |                              |        |                                        |                      |    |    |    |
| 2.0  | S         | S       | S         | NS     | S                            | S      | S                                      | S                    | S  | S  | S  |
| -use | _equivale | nce (de | eprecated | in IE  | EEE 1801-2                   | 2018)  |                                        |                      |    |    |    |
| 2.1  | NS        | NS      | NS        | NS     | NS                           | NS     | S                                      | NS                   | S  | NS | NS |
| -use | _function | al_equi | valence   |        |                              |        |                                        |                      |    |    |    |
| 3.1  | NS        | NS      | NS        | NS     | NS                           | NS     | S                                      | NS                   | S  | NS | NS |

## 1.3.47 set\_isolation\_control (deprecated)

This command was deprecated in IEEE 1801-2013.

**Description:** Specify the control signals for a previously defined isolation strategy.

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 1.0 | S    | S                | S                 | NS | S     | S       | S   | PS | S         | S         | S      | S      |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus               | Innovus | XLM | JG           | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|---------------------|---------|-----|--------------|-----------|-----------|--------|--------|
| -dom | nain      |                  |                      |    |                     |         |     |              |           |           |        |        |
| 1.0  | S         | S                | S                    | NS | S                   | S       | S   | S            | S         | S         | S      | S      |
| -isc | lation_si | gnal             |                      |    |                     |         |     |              |           |           |        |        |
| 1.0  | S         | S                | S                    | NS | S                   | S       | S   | S            | S         | S         | S      | S      |
| -isc | lation_se | ense             |                      |    |                     |         |     |              |           |           |        |        |
| 1.0  | S         | S                | S                    | NS | S                   | S       | S   | S            | S         | S         | S      | S      |
| -loc | ation     |                  |                      |    |                     |         |     |              |           |           |        |        |
| 1.0  | NS        | S                | S                    | NS | S<br>self<br>parent | S       | NS  | PS<br>parent | S         | S         | S      | S      |

## 1.3.48 set\_level\_shifter

**Description:** Define a level-shifter strategy.

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 1.0 | NS   | S                | S                    | NS | S     | S       | S   | NS | NS        | NS        | S      | S      |

| V    | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -dom | nain |                  |                      |    |       |         |     |    |           |           |        |        |

#### **IEEE 1801 Cross Platform Guide**

#### IEEE 1801 Supported Commands and Options--1.3 Power Intent Commands

| 1.0  | NS        | S         | S          | NS     | S                            | S  | S  | NS | NS | NS | S  | S  |
|------|-----------|-----------|------------|--------|------------------------------|----|----|----|----|----|----|----|
| -ele | ments     |           |            |        |                              |    |    |    |    |    |    |    |
| 1.0  | NS        | S         | S          | NS     | S                            | S  | S  | NS | NS | NS | S  | S  |
| -exc | lude_elem | ents      |            |        |                              |    |    |    |    |    |    |    |
| 2.1  | NS        | NS        | NS         | NS     | NS                           | S  | S  | NS | NS | NS |    |    |
| -no_ | shift     |           |            |        |                              |    |    |    |    |    |    |    |
| 1.0  | NS        | S         | S          | NS     | S                            | S  | S  | NS | NS | NS | S  | S  |
| -thr | eshold    |           |            |        |                              |    |    |    |    |    |    |    |
| 1.0  | NS        | S         | S          | NS     | S                            | NS | NS | NS | NS | NS | NA | NA |
| -for | ce_shift  |           |            |        |                              |    |    |    |    |    |    |    |
| 2.0  | NS        | S         | S          | NS     | S                            | NS |
| -sou | rce       |           |            |        |                              |    |    |    |    |    |    |    |
| 2.0  | NS        | S         | S          | NS     | S                            | S  | S  | NS | NS | NS | S  | S  |
| -sin | k         |           |            |        |                              |    |    |    |    |    |    |    |
| 2.0  | NS        | S         | S          | NS     | S                            | S  | S  | NS | NS | NS | S  | S  |
| -use | _equivale | nce (depi | recated in | IEEE 1 | 1801-2018)                   |    |    |    |    |    |    |    |
| 2.1  | NS        | NS        | NS         | NS     | NS                           | NS | S  | NS | NS | NS | NS | NS |
| -use | _function | al_equiva | alence     |        |                              |    |    |    |    |    |    |    |
| 3.1  | NS        | NS        | NS         | NS     | NS                           | NS | NS | NS | NS | NS | NS | NS |
| -app | lies_to   |           |            |        |                              |    |    |    |    |    |    |    |
| 1.0  | NS        | S         | S          | NS     | S                            | S  | S  | NS | S  | S  | S  | S  |
| -rul | e         |           |            |        |                              |    |    |    |    |    |    |    |
| 1.0  | NS        | S         | S          | NS     | S                            | S  | NS | NS | NS | NS | S  | S  |
| -loc | ation     |           |            |        |                              |    |    |    |    |    |    |    |
| 1.0  | NS        | S         | S          | NS     | S<br>self<br>parent<br>other | S  | S  | NS | NS | NS | S  | S  |
| -nam | e_prefix  |           |            |        |                              |    |    |    |    |    |    |    |
| 2.0  | NS        | S         | S          | NS     | S                            | S  | NS | NS | NS | NS | S  | S  |
| -nam | e_suffix  |           |            |        |                              |    |    |    |    |    |    |    |
| 2.0  | NS        | S         | S          | NS     | S                            | NS | NS | NS | NS | NS | NA | NA |
|      |           |           |            |        |                              |    |    |    |    |    |    |    |

# IEEE 1801 Cross Platform Guide IEEE 1801 Supported Commands and Options--1.3 Power Intent Commands

| -inp | ut_supply                                                            | _set (cha | anged to -i | nput_: | supply in | IEEE 1801-  | -2015)  |    |    |    |    |    |  |  |
|------|----------------------------------------------------------------------|-----------|-------------|--------|-----------|-------------|---------|----|----|----|----|----|--|--|
| 2.0  | NS                                                                   | S         | S           | NS     | S         | S           | S       | NS | NS | NS | S  | S  |  |  |
| -out | put_suppl                                                            | y_set (cl | nanged to - | output | _supply   | in IEEE 180 | 1-2015) |    |    |    |    |    |  |  |
| 2.0  | NS                                                                   | S         | S           | NS     | S         | S           | S       | NS | NS | NS | S  | S  |  |  |
| -int | -internal_supply_set (changed to -internal_supply in IEEE 1801-2015) |           |             |        |           |             |         |    |    |    |    |    |  |  |
| 2.0  | NS                                                                   | S         | S           | NS     | NS        | NS          | NS      | NS | NS | NS | NS | NS |  |  |
| -ins | tance                                                                |           |             |        |           |             |         |    |    |    |    |    |  |  |
| 1.0  | NS                                                                   | NA        | NA          | NS     | S         | NS          | NS      | NS | NS | NS | NS | NS |  |  |
| -tra | nsitive (                                                            | deprecate | ed in IEEE  | 1801-2 | 2013)     |             |         |    |    |    |    |    |  |  |
| 1.0  | NS                                                                   | NA        | NA          | NS     | S         | NS          | NS      | NS | NS | NS | NS | NS |  |  |
| -upd | ate                                                                  |           |             |        |           |             |         |    |    |    |    |    |  |  |
| 1.0  | NS                                                                   | S         | S           | NS     | S         | S           | S       | NS | NS | NS | S  | S  |  |  |

## 1.3.49 set\_partial\_on\_translation

**Description:** Define the translation of PARTIAL\_ON to FULL\_ON or OFF for the purpose of evaluating the power state of supply sets and power domains.

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | S    | NA               | NA                   | NA | NA    | NA      | S   | NS | S         | S         | NA     | NA     |

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET     | Genus    | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|--------|----------|---------|-----|----|-----------|-----------|--------|--------|
| [OFF | FULL_C    | N]               |                      |        |          |         |     |    |           |           |        |        |
| 2.0  | S         | NA               | NA                   | NA     | NA       | NA      | S   | NS | S         | S         | NA     | NA     |
| -ful | l_on_tool | s (depre         | cated in IE          | EE 180 | 01-2013) |         |     |    |           |           |        |        |
| 2.0  | NA        | NA               | NA                   | NA     | NA       | NA      | NA  | NS | NS        | NS        | NA     | NA     |
| -off | _tools (d | leprecate        | d in IEEE 1          | 801-20 | 013)     |         |     |    |           |           |        |        |
| 2.0  | NA        | NA               | NA                   | NA     | NA       | NA      | NA  | NS | NS        | NS        | NA     | NA     |

## 1.3.50 set\_pin\_related\_supply (deprecated)

This command was deprecated in IEEE 1801-2013.

**Description:** Define the related power and ground pair for a library cell.

#### **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |  |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|--|
| 1.0 | NS   | S                | S                    | NA | S     | S       | NS  | NS | NA        | NA        | S      | S      |  |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -pin | S         |                  |                      |    |       |         |     |    |           |           |        |        |
| 1.0  | NS        | S                | S                    | NA | S     | S       | NS  | NS | NA        | NA        | S      | S      |
| -rel | ated_powe | r_pin            |                      |    |       |         |     |    |           |           |        |        |
| 1.0  | NS        | S                | S                    | NA | S     | S       | NS  | NS | NA        | NA        | S      | S      |
| -rel | ated_grou | nd_pin           |                      |    |       |         |     |    |           |           |        |        |
| 1.0  | NS        | S                | S                    | NA | S     | S       | NS  | NS | NA        | NA        | S      | S      |

## 1.3.51 set\_port\_attributes

**Description:** Specify characteristics (attributes) to describe ports on a power domain interface.

#### **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | S    | S                | S                 | NS | S     | S       | S   | PS | S         | S         | NS     | NS     |

| V | AMSD | CLP | CLP    | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|------|-----|--------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
|   |      | LP- | LP-    |    |       |         |     |    |           |           |        |        |
|   |      | EC  | Verify |    |       |         |     |    |           |           |        |        |

#### **IEEE 1801 Cross Platform Guide**

#### IEEE 1801 Supported Commands and Options--1.3 Power Intent Commands

| -por | ts        |          |            |        |          |    |    |             |   |   |    |    |
|------|-----------|----------|------------|--------|----------|----|----|-------------|---|---|----|----|
| 2.0  | S         | S        | S          | NS     | S1       | S  | S  | PS<br>ports | S | S | NS | NS |
| -exc | lude_port | S        |            |        |          |    |    | I           | I |   |    |    |
| 2.0  | S         | S        | S          | NS     | S        | S  | S  | PS<br>ports | S | S | NS | NS |
| -app | lies_to   | I        | I          |        |          | ı  |    | ı           | I |   |    |    |
| 2.0  | S         | S        | S          | NS     | S        | NS | S  | NS          | S | S | NS | NS |
| -dom | ains (dep | recated  | in IEEE 1  | 801-20 | 13)      |    |    |             |   |   |    |    |
| 2.0  | NS        | NA       | NA         | NS     | NS       | NS | NS | NS          | S | S | NS | NS |
| -exc | lude_doma | ins (dep | recated in | n IEEE | 1801-201 | 3) |    |             |   |   |    |    |
| 2.0  | NS        | NA       | NA         | NS     | NS       | NS | NS | NS          | S | S | NS | NS |
| -ele | ments     |          |            |        |          |    |    |             |   |   |    |    |
| 2.0  | S         | S        | S          | NS     | S        | NS | S  | S           | S | S | NS | NS |
| -exc | lude_elem | nents    |            |        |          |    |    |             |   |   |    |    |
| 2.0  | S         | S        | S          | NS     | S        | NS | NS | NS          | S | S | NS | NS |
| -mod | el        |          |            |        |          |    |    |             |   |   |    |    |
| 2.0  | PS        | S        | S          | NS     | S        | NS | PS | NS          | S | S | NS | NS |
| -att | ribute    | I        | ı          |        |          |    | ı  | ı           |   |   |    |    |
| 2.0  | NS        | S        | S          | NS     | S        | NS | NS | NS          | S | S | NS | NS |
| -cla | mp_value  |          |            |        |          |    |    | 1           |   |   |    |    |
| 2.0  | NS        | S        | S          | NS     | NS       | NS | S  | S           | S | S | NS | NS |
| -sin | k_off_cla | ımp      |            |        |          | ı  |    |             |   |   |    |    |
| 2.0  | NS        | NA       | NA         | NS     | NS       | NS | NS | NS          | S | S | NS | NS |
| -sou | rce_off_c | :lamp    |            |        |          |    | I  | I           |   |   |    |    |
| 2.0  | NS        | NA       | NA         | NS     | NS       | NS | NS | NS          | S | S | NS | NS |
|      | ver_suppl |          |            |        |          |    |    | I           |   |   |    |    |
| 2.0  | S         | S        | S          | NS     | PS       | S  | S  | S           | S | S | NS | NS |
| -rec | eiver_sup |          |            |        |          |    | I  | I           |   |   |    |    |
| 2.0  | S         | S        | S          | NS     | PS       | S  | S  | S           | S | S | NS | NS |
| -lit | eral_supp | oly      |            |        |          |    |    |             |   |   |    |    |

| 3.0  | NS        | NS        | NS         | NS     | NS       | NS  | S  |    | S  | S  | NS | NS |
|------|-----------|-----------|------------|--------|----------|-----|----|----|----|----|----|----|
| -rep | eater_sup | ply (dep  | orecated i | n IEEE | 1801-201 | .3) |    |    |    |    |    |    |
| 2.0  | NS        | S         | S          | NS     | NS       | NS  | S  | NS | NS | NS | NS | NS |
| -rel | ated_powe | er_port   |            |        |          |     |    |    |    |    |    |    |
| 2.0  | S         | S         | S          | NS     | S        | NS  | S  | NS | S  | S  | NS | NS |
| -rel | ated_grou | ınd_port  |            |        |          |     |    |    |    |    |    |    |
| 2.0  | S         | S         | S          | NS     | S        | NS  | S  | NS | S  | S  | NS | NS |
| -rel | ated_bias | _port     |            |        |          |     |    |    |    |    |    |    |
| 2.0  | NS        | S         | s          | NS     | NS       | NS  | NA | NS | NS | NS | NS | NS |
| -pg_ | type      |           |            |        |          |     |    |    |    |    |    |    |
| 2.0  | NS        | S         | s          | NS     | NS       | NS  | NS | NS | S  | S  | NS | NS |
| -tra | nsitive ( | (deprecat | ed in IEE  | E 1801 | -2013)   |     |    |    |    |    |    |    |
| 2.0  | NS        | NA        | NA         | NS     | NS       | NS  | NS | NS | S  | S  | NS | NS |
| -fee | dthrough  |           |            |        |          |     |    |    |    |    |    |    |
| 2.1  | NS        | S         | S          | NS     | NS       | NS  | NS | NS | NS | NS | NS | NS |
| -unc | onnected  |           |            |        |          |     |    |    |    |    |    |    |
| 2.1  | NS        | S         | S          | NS     | S2       | NS  | NS | NS | NS | NS | NS | NS |
| -is_ | analog    | ı         | ı          | 1      |          | ı   | 1  | 1  | ı  | ı  | ı  | 1  |
| 3.0  | NS        | S         | S          | NS     | NS       | NS  | NS |    | S  | S  | NS | NS |
| -is_ | isolated  |           |            |        |          |     |    |    |    |    |    |    |
| 3.0  | NS        | S         | S          | NS     | NS       | NS  | NS |    | S  | S  | NS | NS |

<sup>1.</sup> With Genus, the drivers/receivers of the ports should be top-level ports, pins of a blackbox instance, or pins of a timing model instance.

### 1.3.52 set\_power\_switch (deprecated)

This command was deprecated in IEEE 1801-2013.

**Description:** Extend a switch by adding input supply ports, output supply ports, and states.

<sup>2.</sup> Genus supports -unconnected only when specified together with -model in the set\_port\_attributes specification.

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 1.0 | NA   | NS               | NS                   | NS | NA    | NS      | NA  | NS | NS        | NS        | NS     | NS     |

## **Option Support**

| V     | AMSD       | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-------|------------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -outp | out_supply | _port            |                      |    |       |         |     |    |           |           |        |        |
| 1.0   | NA         | NS               | NS                   | NS | NA    | NS      | NA  | NS | NS        | NS        | NS     | NS     |
| -inp  | ut_supply  | _port            |                      |    |       |         |     |    |           |           |        |        |
| 1.0   | NA         | NS               | NS                   | NS | NA    | NS      | NA  | NS | NS        | NS        | NS     | NS     |
| -con  | trol_port  |                  |                      |    |       |         |     |    |           |           |        |        |
| 1.0   | NA         | NS               | NS                   | NS | NA    | NS      | NA  | NS | NS        | NS        | NS     | NS     |
| -on_  | state      |                  |                      |    |       |         |     |    |           |           |        |        |
| 1.0   | NA         | NS               | NS                   | NS | NA    | NS      | NA  | NS | NS        | NS        | NS     | NS     |
| -sup  | ply_set    |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.0   | NA         | NS               | NS                   | NS | NA    | NS      | NA  | NS | NS        | NS        | NS     | NS     |
| -on_  | partial_s  | tate             |                      |    |       |         |     |    |           |           |        |        |
| 1.0   | NA         | NS               | NS                   | NS | NA    | NS      | NA  | NS | NS        | NS        | NS     | NS     |
| -off  | _state     |                  |                      |    |       |         |     |    |           |           |        |        |
| 1.0   | NA         | NS               | NS                   | NS | NA    | NS      | NA  | NS | NS        | NS        | NS     | NS     |
| -err  | or_state   |                  |                      |    |       |         |     |    |           |           |        |        |
| 1.0   | NA         | NS               | NS                   | NS | NA    | NS      | NA  | NS | NS        | NS        | NS     | NS     |

## 1.3.53 set\_repeater

**Description:** Define a repeater strategy.

# **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.1 | NS   | S                | S                 | NS | S     | NS      | S   | S  | S         | S         | NS     | NS     |

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET     | Genus     | Innovus    | XLM  | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|--------|-----------|------------|------|----|-----------|-----------|--------|--------|
| -dom | ain       |                  |                      |        |           |            |      |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS     | NS        | NS         | S    | S  | S         | S         | NS     | NS     |
| -ele | ments     |                  |                      |        |           |            |      |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS     | S         | NS         | S    | S  | S         | S         | NS     | NS     |
| -exc | lude_elen | nents            |                      |        |           |            |      |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS     | S         | NS         | S    | NS | S         | S         | NS     | NS     |
| -sou | rce       |                  |                      |        |           |            |      |    |           | ,         |        |        |
| 2.1  | NS        | S                | S                    | NS     | S         | NS         | S    | NS | S         | S         | NS     | NS     |
| -sin | k         |                  |                      |        |           |            |      |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS     | S         | NS         | S    | NS | S         | S         | NS     | NS     |
| -use | _equivale | nce (dep         | recated in           | IEEE : | 1801-2018 | )          |      |    |           |           |        |        |
| 2.1  | NS        | NS               | NS                   | NS     | NS        | NS         | NS   | NS | S         | S         | NS     | NS     |
| -use | _function | al_equiv         | alence               |        |           |            |      |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS     | NS        | NS         | NS   |    | S         | S         | NS     | NS     |
| -app | lies_to   |                  |                      |        |           |            |      |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS     | S         | NS         | S    | NS | S         | S         | NS     | NS     |
| -app | lies_to_b | oundary          |                      |        |           |            |      |    |           |           |        |        |
| 3.0  | NS        | NS               | NS                   | NS     | NS        | NS         | S    |    | S         | S         | NS     | NS     |
| -rep | eater_sup | ply_set          | (changed to          | -rep   | eater_sup | ply in UPF | 3.0) |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS     | S         | NS         | S    | S  | S         | S         | NS     | NS     |
| -rep | eater_sup | ply              |                      |        |           |            |      |    |           |           |        |        |
| 3.0  | NS        | S                | S                    | NS     | S         | NS         | S    | S1 | S         | S         | NS     | NS     |

| -ins | tance    |    |    |    |    |    |    |    |    |    |    |    |
|------|----------|----|----|----|----|----|----|----|----|----|----|----|
| 2.1  | NS       | NA | NA | NS |
| -upd | ate      |    |    |    |    |    |    |    |    |    |    |    |
| 2.1  | NS       | S  | S  | NS | NS | NS | S  | NS | S  | S  | NS | NS |
| -nam | e_prefix |    |    |    |    |    |    |    |    |    |    |    |
| 2.1  | NS       | S  | S  | NS |
| -nam | e_suffix |    |    |    |    |    |    |    |    |    |    |    |
| 2.1  | NS       | S  | S  | NS |

 $<sup>\</sup>textbf{1. JasperGold recognizes} \ \texttt{-repeater\_supply} \ \textbf{as} \ \texttt{-repeater\_supply\_set}.$ 

## 1.3.54 set\_retention

**Description:** Define a retention strategy.

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 1.0 | S    | S                | S                 | NS | S     | S       | S   | S  | S         | S         | S      | S      |

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -dom | ain       |                  |                      |    |       |         |     |    |           |           |        |        |
| 1.0  | S         | S                | S                    | NS | S     | S       | S   | S  | S         | S         | S      | S      |
| -ele | ments     |                  |                      |    |       |         |     |    |           |           |        |        |
| 1.0  | S         | S                | S                    | NS | S     | S       | S   | S  | S         | S         | S      | S      |
| -exc | lude_elem | ents             |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | S         | S                | S                    | NS | S     | S       | S   | S  | S         | S         | S      | S      |
| -ret | ention_po | wer_net          | (legacy)             |    |       |         |     |    |           |           |        |        |
| 1.0  | S         | S                | S                    | NS | S     | S       | S   | NS | S         | S         | S      | S      |
| -ret | ention_gr | ound_net         | (legacy)             |    |       |         |     |    |           |           |        |        |
| 1.0  | S         | S                | S                    | NS | S     | S       | S   | NS | S         | S         | S      | S      |

#### IEEE 1801 Cross Platform Guide

#### IEEE 1801 Supported Commands and Options--1.3 Power Intent Commands

| -ret | ention_su | pply_set | (changed t | o -ret | tention_s | upply in IE | EE 1801 | -2015 | )  |    |    |    |
|------|-----------|----------|------------|--------|-----------|-------------|---------|-------|----|----|----|----|
| 2.0  | S         | S        | S          | NS     | S         | S           | S       | S     | S  | S  | S  | S  |
| -no_ | retention |          |            |        |           |             |         |       |    |    |    |    |
| 2.0  | S         | S        | S          | NS     | S         | S           | S       | S     | S  | S  | S  | S  |
| -sav | e_signal  |          |            |        |           |             |         |       |    |    |    |    |
| 2.0  | S         | S        | S          | NS     | PS        | S           | S       | S     | S  | S  | S  | S  |
| -res | tore_sign | al       |            |        |           |             |         |       |    |    |    |    |
| 2.0  | S         | S        | S          | NS     | PS        | S           | S       | S     | S  | S  | S  | S  |
| -sav | e_conditi | on       |            |        |           |             |         |       |    |    |    |    |
| 2.0  | S         | NA       | NA         | NS     | NA        | NA          | S       | S     | S  | S  | NA | NA |
| -res | tore_cond | lition   |            |        |           |             |         |       |    |    |    |    |
| 2.0  | S         | NA       | NA         | NS     | NA        | NA          | S       | S     | S  | S  | NA | NA |
| -ret | ention_cc | ndition  |            |        |           |             |         |       |    |    |    |    |
| 2.0  | S         | S        | S          | NS     | S         | NA          | S       | S     | S  | S  | NA | NA |
| -use | _retentic | n_as_pri | mary       |        |           |             |         | ı     |    |    |    |    |
| 2.0  | NS        | S        | S          | NS     | NS        | NA          | NS      | NS    | S  | S  | NA | NA |
| -par | ameters   |          |            |        |           |             |         | ı     |    |    |    |    |
| 2.0  | S         | NS       | NS         | NS     | NS        | NA          | S       | NS    | NS | NS | NA | NA |
| -ins | tance     |          |            |        |           |             |         | ı     |    |    |    |    |
| 2.0  | NS        | NS       | NS         | NS     | NS        | NS          | NS      | NS    | NS | NS | NS | NS |
| -tra | nsitive   |          |            |        |           |             | ı       | ı     |    |    |    |    |
| 2.0  | S         | NS       | NS         | NS     | S         | NS          | NS      | NS    | S  | S  | NS | NS |
| -upd | ate       |          |            |        |           |             |         | I     | I  | l  |    |    |
| 2.0  | S         | S        | S          | NS     | S         | S           | S       | NS    | S  | S  | S  | S  |

## 1.3.55 set\_retention\_control (deprecated)

This command was deprecated in IEEE 1801-2013.

**Description:** Specify the control signals and assertions for a previously defined retention strategy.

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 1.0 | S    | S                | S                 | NS | S     | S       | S   | S  | S         | S         | S      | S      |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -dom | ain       |                  |                      |    |       |         |     |    |           |           |        |        |
| 1.0  | S         | S                | S                    | NS | S     | S       | S   | S  | S         | S         | S      | S      |
| -sav | e_signal  |                  |                      |    |       |         |     |    |           |           |        |        |
| 1.0  | S         | S                | S                    | NS | S     | S       | S   | S  | S         | S         | S      | S      |
| -res | tore_sign | ial              |                      |    |       |         |     |    |           |           |        |        |
| 1.0  | S         | S                | S                    | NS | S     | S       | S   | S  | S         | S         | S      | S      |
| -ass | ert_r_mut | ex               |                      |    |       |         |     |    |           | ,         |        |        |
| 1.0  | NS        | NA               | NA                   | NS | NS    | NA      | NS  | NS | NS        | NS        | NA     | NA     |
| -ass | ert_s_mut | ex               |                      |    |       |         |     |    |           | '         |        |        |
| 1.0  | NS        | NA               | NA                   | NS | NS    | NA      | NS  | NS | NS        | NS        | NA     | NA     |
| -ass | ert_rs_mu | itex             |                      |    |       |         |     |    |           |           |        |        |
| 1.0  | NS        | NA               | NA                   | NS | NS    | NA      | NS  | NS | NS        | NS        | NA     | NA     |

## 1.3.56 set\_retention\_elements

**Description:** Specify a list of elements whose collective state shall be maintained if retention is applied.

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | NS   | S                | S                    | NS | NS    | NS      | S   | NA | S         | S         | NS     | NS     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET    | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|-------|-------|---------|-----|----|-----------|-----------|--------|--------|
| -ele | ments     |                  |                      |       |       |         |     |    |           |           |        |        |
| 2.0  | NS        | S                | S                    | NS    | NS    | NS      | S   | NA | S         | S         | NS     | NS     |
| -app | lies_to   |                  |                      |       |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NA               | NA                   | NS    | NS    | NS      | NS  | NA | NS        | NS        | NS     | NS     |
| -exc | lude_elem | nents            |                      |       |       |         |     |    |           |           |        |        |
| 2.0  | NS        | S                | S                    | NS    | NS    | NS      | S   | NA | S         | S         | NS     | NS     |
| -ret | ention_pu | ırpose           |                      |       |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NA               | NA                   | NS    | NS    | NS      | NS  | NA | NS        | NS        | NS     | NS     |
| -tra | nsitive   |                  |                      |       |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NA               | NA                   | NS    | NS    | NS      | NS  | NA | NS        | NS        | NS     | NS     |
| -exp | and (depr | ecated in        | n IEEE 1801          | -2013 | )     |         |     |    |           | 1         |        |        |
| 2.0  | NS        | NA               | NA                   | NS    | NS    | NS      | NS  | NA | NS        | NS        | NS     | NS     |

## 1.3.57 set\_scope

**Description:** Specify the current scope.

### **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 1.0 | S    | S                | S                 | NS | S     | S       | S   | S  | S         | S         | S      | S      |

## 1.3.58 set\_simstate\_behavior

**Description:** Specify the simulation simstate behavior for a model or library.

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | S    | NA               | NA                   | NA | NA    | NA      | S   | NS | S         | S         | NA     | NA     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET     | Genus    | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|--------|----------|---------|-----|----|-----------|-----------|--------|--------|
| -lib |           |                  |                      |        |          |         |     |    |           |           |        |        |
| 2.0  | NS        | NA               | NA                   | NA     | NA       | NA      | NS  | NS | NS        | NS        | NA     | NA     |
| -mod | el (chang | ged to -mo       | odels in IE          | EE 180 | 01-2015) |         |     |    |           |           |        |        |
| 2.0  | S         | NA               | NA                   | NA     | NA       | NA      | S   | NS | S         | S         | NA     | NA     |
| -ele | ments     |                  |                      |        |          |         |     |    |           |           |        |        |
| 2.0  | S         | NA               | NA                   | NA     | NA       | NA      | S   | NS | S         | S         | NA     | NA     |
| -exc | lude_elen | nents            |                      |        |          |         |     |    |           |           |        |        |
| 2.0  | S         | NA               | NA                   | NA     | NA       | NA      | NS  | NS | S         | S         | NA     | NA     |

## 1.3.59 set\_variation

**Description:** Specify how much a supply source may vary below and above its nominal voltage.

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 3.0 | NS   | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## set\_simstate\_behavior options

| V    | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -sup | ply  |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.0  | NS   | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -ran | ge   |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.0  | NS   | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

#### 1.3.60 sim\_assertion\_control

**Description:** Control the behavior of assertions during low-power verification.

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 3.1 | NS   | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -con | trol_expr |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -con | trolling_ | domain           |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -dom | ain       |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -ele | ments     |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -exc | lude_elem | nents            |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -mod | el        |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -typ | е         |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -tra | nsitive   |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## 1.3.61 sim\_corruption\_control

**Description:** Disable corruption semantics for a specific set or type of design elements.

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 3.1 | NS   | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -dom | ain       |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -ele | ments     |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -exc | lude_elem | nents            |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -mod | el        |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -typ | е         |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -tra | nsitive   |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## 1.3.62 sim\_replay\_control

**Description:** Specify the initial blocks to replay when a domain powers up.

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 3.1 | NS   | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -con | trolling_ | domain           |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -dom | ain       |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -ele | ments     |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -exc | lude_elem | nents            |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -mod | el        |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -tra | nsitive   |                  |                      |    |       |         |     |    |           |           |        |        |
| 3.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## 1.3.63 upf\_version

**Description:** Specify the UPF version used to interpret 1801 commands and command options.

- 1.0 = UPF 1.0
- 2.0 = IEEE 1801-2009
- 2.1 = IEEE 1801-2013
- 3.0 = IEEE 1801-2015
- 3.1 = IEEE 1801-2018

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | S    | S                | S                 | NS | PS    | S       | S   | S  | S         | S         | S      | S      |

### 1.3.64 use\_interface\_cell

**Description:** Specify a functional model and a list of implementation targets for isolation and level-shifing.

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | NS   | S                | S                    | NS | PS    | S       | NS  | NS | NA        | NA        | NS     | NS     |

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET    | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|-------|-------|---------|-----|----|-----------|-----------|--------|--------|
| -str | ategy     |                  |                      |       |       |         |     |    |           |           |        |        |
| 2.0  | NS        | S                | S                    | NS    | PS    | S       | NS  | NS | NA        | NA        | NS     | NS     |
| -dom | ain       |                  |                      |       |       |         |     |    |           |           |        |        |
| 2.0  | NS        | S                | S                    | NS    | S     | NS      | NS  | NS | NA        | NA        | NS     | NS     |
| -lib | _cells    |                  |                      |       |       |         |     |    |           | ,         |        |        |
| 2.0  | NS        | S                | S                    | NS    | S     | S       | NS  | NS | NA        | NA        | NS     | NS     |
| -ma  | р         |                  |                      |       |       |         |     |    |           |           |        |        |
| 2.0  | NS        | S                | S                    | NS    | NS    | NS      | NS  | NS | NA        | NA        | NS     | NS     |
| -ele | ments     |                  |                      |       |       |         |     |    |           |           |        |        |
| 2.0  | NS        | S                | S                    | NS    | NS    | NS      | NS  | NS | NA        | NA        | NS     | NS     |
| -exc | lude_elem | nents            |                      |       |       |         |     |    |           | '         |        |        |
| 2.0  | NS        | S                | S                    | NS    | NS    | NS      | NS  | NS | NA        | NA        | NS     | NS     |
| -app | lies_to_c | clamp            | -                    |       |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NS               | NS                   | NS    | NS    | NS      | NS  | NS | NA        | NA        | NS     | NS     |
| -upd | ate_any ( | deprecat         | ed in IEEE           | 1801- | 2018) |         |     |    |           |           |        |        |
| 2.0  | NS        | NA               | NA                   | NS    | NS    | NS      | NS  | NS | NA        | NA        | NS     | NS     |
| -for | ce_functi | on               | 1                    |       | 1     |         |     |    |           | 1         |        | 1      |
| 2.0  | NS        | NS               | NS                   | NS    | NS    | NS      | NS  | NS | NA        | NA        | NS     | NS     |
| -inv | erter_sup | ply_set          | !                    | !     |       |         | !   | :  | +         | +         |        | !      |
| 2.0  | NS        | NA               | NA                   | NS    | NS    | NS      | NS  | NS | NA        | NA        | NS     | NS     |

# 1.4 Power Management Cell Commands

This section documents Cadence support for the following IEEE 1801 power-management cell commands:

- define\_always\_on\_cell
- define\_diode\_clamp
- define\_isolation\_cell
- define\_level\_shifter\_cell
- define\_power\_switch\_cell
- define\_retention\_cell

## 1.4.1 define\_always\_on\_cell

**Description:** Identify always on cells.

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.1 | NS   | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -cel | ls        |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -pow | er        |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -gro | und       |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -pow | er_switch | nable            |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -gro | und_switc | chable           |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -isc | lated_pir | ıs               |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -ena | ble       |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## 1.4.2 define\_diode\_clamp

**Description:** Identify diode cells or cell pins wth diode protection.

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.1 | NS   | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## **Option Support**

| V    | AMSD   | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|--------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -cel | ls     |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS     | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -dat | a_pins |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS     | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -typ | е      |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS     | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -pow | er     |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS     | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -gro | und    |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS     | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## 1.4.3 define\_isolation\_cell

**Description:** Identify isolation cells.

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.1 | NS   | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -cel | ls        |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -pow | er        |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -gro | und       |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -ena | ble       |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -alw | ays_on_pi | ns               |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -pow | er_switch | able             |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -gro | und_switc | hable            |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -non | _dedicate | ed               |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## 1.4.4 define\_level\_shifter\_cell

**Description:** Identify level-shifter cells.

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.1 | NS   | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

| V | AMSD | CLP<br>LP- | CLP<br>LP- | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|------|------------|------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
|   |      | EC         | Verify     |    |       |         |     |    |           |           |        |        |

#### **IEEE 1801 Cross Platform Guide**

## IEEE 1801 Supported Commands and Options--1.4 Power Management Cell Commands

| -cel | ls        |           |         |    |    |    |    |    |    |    |    |    |
|------|-----------|-----------|---------|----|----|----|----|----|----|----|----|----|
| 2.1  | NS        | S         | S       | NS |
| -inp | ut_volta  | ge_range  |         |    |    |    |    |    |    |    |    |    |
| 2.1  | NS        | S         | S       | NS |
| -out | put_volta | age_range |         |    |    |    |    |    |    |    |    |    |
| 2.1  | NS        | S         | S       | NS |
| -gro | und_inpu  | t_voltage | _range  |    |    |    |    |    |    |    |    |    |
| 2.1  | NS        | NS        | NS      | NS | NS | NS | NS | NS | NS | NS | NS | NS |
| -gro | und_outp  | ut_voltag | e_range |    |    |    |    |    |    |    |    |    |
| 2.1  | NS        | NS        | NS      | NS | NS | NS | NS | NS | NS | NS | NS | NS |
| -dir | ection    |           |         |    |    |    |    |    |    |    |    |    |
| 2.1  | NS        | S         | S       | NS |
| -inp | ut_power_ | _pin      |         |    |    | 1  |    |    | ı  | ı  | 1  |    |
| 2.1  | NS        | S         | S       | NS |
| -out | put_powe: | r_pin     |         |    |    | ı  |    |    | I  | I  | ı  |    |
| 2.1  | NS        | S         | S       | NS |
| -inp | ut_groun  | d_pin     |         | ı  |    |    |    | ı  | I  | I  |    |    |
| 2.1  | NS        | S         | S       | NS |
| -out | put_grou  | nd_pin    |         |    |    | ı  |    |    | I  | I  | ı  |    |
| 2.1  | NS        | S         | S       | NS |
| -gro | und       |           |         | ı  |    | ı  |    | ı  | I  | I  | ı  |    |
| 2.1  | NS        | S         | S       | NS |
| -ena |           |           |         |    |    | I  | ı  |    | I  | I  | I  | I  |
| 2.1  | NS        | S         | S       | NS |
|      | id_locat  |           |         |    |    | I  |    |    |    |    | I  |    |
| 2.1  | NS        | S         | S       | NS |
|      | ass_enab  |           | T       |    |    |    |    |    |    |    |    |    |
| 2.1  | NS        | NS        | NS      | NS | NS | NS | NS | NS | NS | NS | NS | NS |
|      | ti_stage  |           |         |    |    | I  |    |    |    |    | I  |    |
| 2.1  | NS        | S         | S       | NS |

## 1.4.5 define\_power\_switch\_cell

**Description:** Identify a power- or ground-switch cell.

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.1 | NS   | PS               | PS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -cel | ls        |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -typ | е         |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -sta | ge_1_enab | le               |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -pow | er_switch | able             |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -gro | und_switc | hable            |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -sta | ge_2_enab | ole              |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -alw | ays_on_pi | .ns              |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -gat | e_bias_pi | .n               |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS        | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## 1.4.6 define\_retention\_cell

**Description:** Identify state retention cells.

#### **IEEE 1801 Cross Platform Guide**

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.1 | NS   | PS               | PS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## **Option Support**

| V    | AMSD       | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|------------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -cel | ls         |                  |                      |    |       |         |     |    |           |           | ,      |        |
| 2.1  | NS         | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -pow | er         |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS         | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -gro | und        |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS         | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -cel | l_type     |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS         | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -alw | ays_on_pi  | ns               |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS         | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -res | tore_func  | ction            |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS         | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -sav | e_function | on               |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS         | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -res | tore_chec  | ck               |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS         | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -sav | e_check    |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS         | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -ret | ention_ch  | neck             |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS         | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -hol | d_check    |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS         | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -alw | ays_on_co  | mponents         |                      |    | _     |         |     |    |           |           |        | _      |
| 2.1  | NS         | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -pow | er_switch  | nable            |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS         | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -gro | und_swite  | chable           |                      |    |       |         |     |    |           |           |        |        |
| 2.1  | NS         | S                | S                    | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
|      |            |                  |                      |    |       |         |     |    |           |           |        |        |

## 1.5 Non-Standard Commands

This section documents support for non-standard 1801 commands, including Cadence command extensions.

- create\_assertion\_control
- create\_supply\_resolution\_function
- set\_related\_supply\_net
- set\_sim\_control

## 1.5.1 create\_assertion\_control

**Description:** Specify the condition for disabling 1801 assertions.

## **Command Support**

| V | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|------|--------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| С | NS   | NA           | NA                | NA | NA    | NA      | S   | NS | S         | S         | NA     | NA     |

## **Option Support**

| ٧   | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM   | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |  |
|-----|-----------|--------------|-------------------|----|-------|---------|-------|----|-----------|-----------|--------|--------|--|
| -na | ıme       |              |                   |    |       |         |       |    |           |           |        |        |  |
| С   | NS        | NA           | NA                | NA | NA    | NA      | S     | NS | S         | S         | NA     | NA     |  |
| -as | sertions  |              |                   |    |       |         |       |    |           |           |        |        |  |
| С   | NS        | NA           | NA                | NA | NA    | NA      | S     | NS | S         | S         | NA     | NA     |  |
| -dc | mains     |              |                   |    |       |         |       |    |           |           |        |        |  |
| С   | NS        | NA           | NA                | NA | NA    | NA      | S     | NS | S         | S         | NA     | NA     |  |
| -ех | -exclude  |              |                   |    |       |         |       |    |           |           |        |        |  |
| С   | NS        | NA           | NA                | NA | NA    | NA      | NS    | NS | S         | S         | NA     | NA     |  |
| -as | sertion_c | control      |                   |    |       |         |       |    |           |           |        |        |  |
| С   | NS        | NA           | NA                | NA | NA    | NA      | S     | NS | S         | S         | NA     | NA     |  |
| -ty | rpe       |              |                   |    |       |         |       |    |           |           |        |        |  |
| С   | NS        | NA           | NA                | NA | NA    | NA      | S     | NS | S         | S         | NA     | NA     |  |
| -su | ipply_set |              |                   |    |       |         |       |    |           |           |        |        |  |
| С   | NS        | NA           | NA                | NA | NA    | NA      | S     | NS | S         | S         | NA     | NA     |  |
| -li | b_model   |              |                   |    |       |         |       |    |           |           |        |        |  |
| С   | NS        | NA           | NA                | NA | NA    | NA      | S1, 2 | NS | NS        | NS        | NA     | NA     |  |

- 1. For Xcelium, when specifying the option <code>-lib\_model</code>, you cannot use any option other than <code>-name</code> with the <code>create\_assertion\_control</code> command.
- 2. Specifying -lib\_model {\*} disables all assertions in all liberty models of the given 1801 design.

## 1.5.2 create\_supply\_resolution\_function

**Description:** Define a custom supply net resolution function.

## **Command Support**

| V | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|------|--------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| С | NS   | NA           | NA                | NA | NA    | NA      | S   | NS | NS        | NS        |        |        |

## **Option Support**

| V   | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|-----------|--------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -vc | ltage     |              |                   |    |       |         |     |    |           |           |        |        |
| С   | NS        | NA           | NA                | NA | NA    | NA      | S   | NS | NS        | NS        |        |        |
| -st | ate       |              |                   |    |       |         |     |    |           |           |        |        |
| С   | NS        | NA           | NA                | NA | NA    | NA      | S   | NS | NS        | NS        |        |        |
| -iç | nore_off_ | _voltage     |                   |    |       |         |     |    |           |           |        |        |
| С   | NS        | NA           | NA                | NA | NA    | NA      | S   | NS | NS        | NS        |        |        |

## 1.5.3 set\_related\_supply\_net

**Description:** Specify related power and ground supplies for 1801 design objects.

| V | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|------|--------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
|   | S    | S            | S                 | NS | S     | S       | S   | S  | S         | S         | S      | S      |

## **Option Support**

| V   | AMSD       | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------------|--------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -ok | oject_list | =            |                   |    |       |         |     |    |           |           |        |        |
|     | S          | S            | S                 | NS | S     | S       | S   | S  | S         | S         | S      | S      |
| -pc | wer        |              |                   |    |       |         |     |    |           |           |        |        |
|     | S          | S            | S                 | NS | S     | S       | S   | S  | S         | S         | S      | S      |
| -gr | round      |              |                   |    |       |         |     |    |           |           |        |        |
|     | S          | S            | S                 | NS | S     | S       | S   | S  | S         | S         | S      | S      |
| -re | eset       |              |                   |    |       |         |     |    |           |           |        |        |
|     | NA         | NA           | NA                | NS | S     | NA      | NA  | S  | NS        | NS        | NA     | NA     |

## 1.5.4 set\_sim\_control

**Description:** Specify an action to be taken on selected targets during a simulation run when power is switched off or restored.

| V | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|------|--------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| С | S    | NA           | NA                | NA | NA    | NA      | S   | NA | NA        | NA        | NA     | NA     |

## **Option Support**

| ٧   | AMSD       | CLP<br>LP-EC | CLP LP-<br>Verify | ET      | Genus     | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------------|--------------|-------------------|---------|-----------|---------|-----|----|-----------|-----------|--------|--------|
| -ta | rgets      |              |                   |         |           |         |     |    |           | '         | ,      |        |
| С   | S          | NA           | NA                | NA      | NA        | NA      | S   | NA | NA        | NA        | NA     | NA     |
| -ac | tion powe  | er_up_repl   | lay               |         |           |         |     |    |           |           |        |        |
| С   | S          | NA           | NA                | NA      | NA        | NA      | S   | NA | NA        | NA        | NA     | NA     |
| -ac | tion disa  | able_corru   | uption            |         |           |         |     |    |           |           |        |        |
| С   | S          | NA           | NA                | NA      | NA        | NA      | S   | NA | NA        | NA        | NA     | NA     |
| -ac | ction {dis | sable_isol   | lation   dis      | sable_: | retention | }       |     |    |           |           |        |        |
| С   | NS         | NA           | NA                | NA      | NA        | NA      | NS  | NA | NA        | NA        | NA     | NA     |
| -cc | ntrolling  | g_domain     | '                 |         |           |         |     |    |           |           |        | '      |
| С   | S          | NA           | NA                | NA      | NA        | NA      | S   | NA | NA        | NA        | NA     | NA     |
| -dc | omains     |              |                   |         |           |         |     |    |           |           |        |        |
| С   | NS         | NA           | NA                | NA      | NA        | NA      | NS  | NA | NA        | NA        | NA     | NA     |
| -in | stances    |              |                   |         |           |         |     |    |           |           |        |        |
| С   | S          | NA           | NA                | NA      | NA        | NA      | S   | NA | NA        | NA        | NA     | NA     |
| -mc | dules      |              |                   |         |           |         |     |    |           |           |        |        |
| С   | S          | NA           | NA                | NA      | NA        | NA      | S   | NA | NA        | NA        | NA     | NA     |
| -li | bcells.    |              |                   |         |           |         |     |    |           |           |        |        |
| С   | NS         | NA           | NA                | NA      | NA        | NA      | NS  | NA | NA        | NA        | NA     | NA     |
| -di | sable_tir  | ming_warni   | ings              |         |           |         |     |    |           |           |        |        |
| С   | NS         | NA           | NA                | NA      | NA        | NA      | NS  | NA | NA        | NA        | NA     | NA     |

## 1.6 IEEE 1801 Queries

This section documents Cadence support for the following IEEE 1801 query commands:

- query\_cell\_mapped
- query\_design\_attributes
- query\_isolation
- query\_pg\_info\_cell
- query\_port\_attributes
- query\_port\_state
- query\_power\_domain
- query\_power\_domain\_element
- query\_power\_state
- query\_power\_switch
- query\_pst
- query\_pst\_state
- query\_retention
- query\_supply\_net
- query\_supply\_set
- query\_upf

## 1.6.1 query\_cell\_mapped

**Description:** Query which cell is mapped to the specified instance.

**Command Support** 

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | NS   | NS               | NS                   | NS | NS    | NS      | S   | NS | NS        | NS        | NS     | NS     |

## 1.6.2 query\_design\_attributes

**Description:** Query attributes for a design element or model.

#### **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | NS   | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## 1.6.3 query\_isolation

**Description:** Query information for one or more isolation strategies.

#### **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | NS   | NS               | NS                | NS | NS    | NS      | S   | S  | NS        | NS        | NS     | NS     |

#### **Option Support**

| V    | AMSD  | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -dom | ain   |                  |                   |    |       |         |     |    |           |           |        |        |
| 2.0  | NS    | NS               | NS                | NS | NS    | NS      | S   | S  | NS        | NS        | NS     | NS     |
| -det | ailed |                  |                   |    |       |         |     |    |           |           |        |        |
| 2.0  | NS    | NS               | NS                | NS | NS    | NS      | S   | S  | NS        | NS        | NS     | NS     |

## IEEE 1801 Supported Commands and Options--1.6 IEEE 1801 Queries

## 1.6.4 query\_pg\_info\_cell

**Description:** Query liberty cell power and ground pin (pg\_pin) information.

#### **Command Support**

| V | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|------|--------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
|   | NS   | NS           | NS                | NS | NS    | NS      | S   | NS | NS        | NS        | NS     | NS     |

#### 1.6.5 query\_port\_attributes

**Description:** Query the attributes for a specified port.

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.1 | NS   | NS               | NS                   | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |

## 1.6.6 query\_port\_state

**Description:** Return the state information for a specified port.

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | NS   | NS               | NS                | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |

## **Option Support**

| V    | AMSD  | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -sta | te    |                  |                   |    |       |         |     |    |           |           |        |        |
| 2.0  | NS    | NS               | NS                | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |
| -det | ailed |                  |                   |    |       |         |     |    |           |           |        |        |
| 2.0  | NS    | NS               | NS                | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |

## 1.6.7 query\_power\_domain

**Description:** Query one or more power domains.

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | NS   | NS               | NS                | NS | NS    | NS      | S   | S  | NS        | NS        | NS     | NS     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -non | _leaf   - | all              |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -no_ | elements  |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -det | ailed     |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NS               | NS                   | NS | NS    | NS      | S   | S  | NS        | NS        | NS     | NS     |

## 1.6.8 query\_power\_domain\_element

**Description:** Return domain membership information for an instance.

| ٧ | AMSD | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|------|--------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
|   | NS   | NS           | NS                | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|--------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -pc  | wer       |              |                   |    |       |         |     |    |           |           |        |        |
|      | NS        | NS           | NS                | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |
| -no  | n_leaf    |              |                   |    |       |         |     |    |           |           |        |        |
|      | NS        | NS           | NS                | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |
| -all |           |              |                   |    |       |         |     |    |           |           |        |        |
|      | NS        | NS           | NS                | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |
| -no  | _elements | S            |                   |    |       |         |     |    |           |           |        |        |
|      | NS        | NS           | NS                | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |

#### 1.6.9 query\_power\_state

**Description:** Return state information for a power domain or supply set.

## **Command Support**

| ١ | <b>/</b> | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|---|----------|------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2 | 2.0      | NS   | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

## 1.6.10 query\_power\_switch

**Description:** Query information for a UPF power switch.

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | NS   | NS               | NS                | NS | NS    | NS      | S   | S  | NS        | NS        | NS     | NS     |

## **Option Support**

| V    | AMSD  | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -det | ailed |                  |                   |    |       |         |     |    |           |           |        |        |
| 2.0  | NS    | NS               | NS                | NS | NS    | NS      | S   | S  | NS        | NS        | NS     | NS     |

## 1.6.11 query\_pst

**Description:** Query a power state table (PST).

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | NS   | NS               | NS                | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |

#### 1.6.12 query\_pst\_state

**Description:** Return state information for the specified power state table (PST).

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |  |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|--|
| 2.0 | NS   | NS               | NS                | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |  |

## 1.6.13 query\_retention

**Description:** Query the retention strategies for the specified domain.

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | NS   | NS               | NS                | NS | NS    | NS      | S   | S  | NS        | NS        | NS     | NS     |

#### IEEE 1801 Supported Commands and Options--1.6 IEEE 1801 Queries

## **Option Support**

| V    | AMSD  | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -dom | ain   |                  |                   |    |       |         |     |    |           |           |        |        |
| 2.0  | NS    | NS               | NS                | NS | NS    | NS      | S   | S  | NS        | NS        | NS     | NS     |
| -det | ailed |                  |                   |    |       |         |     |    |           |           |        |        |
| 2.0  | NS    | NS               | NS                | NS | NS    | NS      | S   | S  | NS        | NS        | NS     | NS     |

## 1.6.14 query\_supply\_net

Description: Query a supply net.

#### **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| 2.0 | NS   | NS               | NS                | NS | NS    | NS      | S1  | S  | NS        | NS        | NS     | NS     |

#### **Option Support**

| V    | AMSD   | CLP<br>LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|--------|------------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -dom | nain   |                  |                   |    |       |         |     |    |           |           |        |        |
| 2.0  | NS     | NS               | NS                | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |
| -is_ | supply | -detaile         | d                 |    |       |         |     |    |           |           |        |        |
| 2.0  | NS     | NS               | NS                | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |

<sup>1.</sup> For Xcelium, only \* is supported as an argument to this command. Use this wildcard to search for all the supply nets defined in your low-power design and return them as a list.

#### 1.6.15 query\_supply\_set

Description: Query a supply set.

## **Command Support**

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG              | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|-----------------|-----------|-----------|--------|--------|
| 2.0 | NS   | NS               | NS                   | NS | NS    | NS      | NS  | PS <sup>1</sup> | NS        | NS        | NS     | NS     |

#### **Option Support**

| V    | AMSD    | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|---------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -det | ailed   |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | NS      | NS               | NS                   | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |
| -tra | nsitive |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | NS      | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |

<sup>1.</sup> When using  $query\_supply\_set$ , JasperGold does not support the -transitive option.

## 1.6.16 query\_upf

**Description:** Find objects in the logical hierarchy, including UPF created or inferred objects.

| V   | AMSD | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG              | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|-----|------|------------------|----------------------|----|-------|---------|-----|-----------------|-----------|-----------|--------|--------|
| 2.0 | NS   | NS               | NS                   | NS | NS    | NS      | NS  | PS <sup>1</sup> | NS        | NS        | NS     | NS     |

## **Option Support**

| V    | AMSD      | CLP<br>LP-<br>EC | CLP<br>LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|-----------|------------------|----------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| -dir | ection    |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |
| -ign | ore_case  |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |
| -ins | t_type    |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |
| -non | _leaf   - | leaf_onl         | У                    |    |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -obj | ect_type  |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | NS | NS        | NS        | NS     | NS     |
| -pat | tern      |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |
| -reg | ехр   -ех | act              |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |
| -tra | nsitive   |                  |                      |    |       |         |     |    |           |           |        |        |
| 2.0  | NS        | NS               | NS                   | NS | NS    | NS      | NS  | S  | NS        | NS        | NS     | NS     |

<sup>1.</sup> When using query\_upf, JasperGold does not support -object\_type, -non\_leaf, or -leaf\_only.

#### IEEE 1801 Cross Platform Guide IEEE 1801 Supported Commands and Options--1.7 Wildcard Support

## 1.7 Wildcard Support

Cadence supports using the asterisk (\*) as a wildcard when specifying options to the following 1801 commands:

- connect\_supply\_net
- set isolation
- set\_level\_shifter
- set\_repeater
- set retention
- set\_port\_attributes

This section provides details on this support by product.

#### 1.7.1 connect\_supply\_net

The products below support using the \* wildcard character in the option:

• -ports

| AMSD | CLP LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |  |
|------|---------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|--|
| S    | S             | S                 | NS | NS    | NS      | S   | S  | S         | S         | NS     | NS     |  |

#### 1.7.2 set\_isolation

The products below support using the \* wildcard character in the options:

- -elements
- -exclude\_elements

| AMSD | CLP LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|---------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| S    | S             | S                 | NS | NS    | NS      | S1  | S  | S         | S         | NS     | NS     |

1. With Xcelium, the syntax is different when using wildcards to specify a list of ports or instances. If using -elements {i\*}, then {i\*} may apply to a port named input1 but not to an instance i1 or any port on i1 such as i1/in1. In order to return all instances which start with the letter i, you must specify -elements  $\{i^*/*\}$ .

#### 1.7.3 set level shifter

The products below support using the \* wildcard character in the options:

- -elements
- -exclude\_elements

|  | AMSD | CLP LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |  |
|--|------|---------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|--|
|--|------|---------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|--|

#### IEEE 1801 Supported Commands and Options--1.7 Wildcard Support

| NS  | Q | 9 | NS  | NS  | NS  | NS  | ΝΔ  | NS  | NS | NS  | NS  |
|-----|---|---|-----|-----|-----|-----|-----|-----|----|-----|-----|
| INO | 3 | 3 | INO | INO | INS | INO | INA | INO | NO | INO | INO |

#### 1.7.4 set\_repeater

The products below support using the \* wildcard character in the options:

- -elements
- -exclude\_elements

| AMSD | CLP LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|---------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| NS   | S             | S                 | NS | NS    | NS      | S1  | NA | S         | S         | NS     | NS     |

1. With Xcelium, the syntax is different when using wildcards to specify a list of ports or instances. If using <code>-elements {i\*}</code>, then {i\*} may apply to a port named <code>input1</code> but not to an instance <code>i1</code> or any port on <code>i1</code> such as <code>i1/in1</code>. In order to return all instances which start with the letter <code>i</code>, you must specify <code>-elements {i\*/\*}</code>.

#### 1.7.5 set\_retention

The products below support using the \* wildcard character in the options:

- -elements
- -exclude\_elements

| AMSD | CLP LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|---------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| S    | S             | S                 | NS | NS    | NS      | S   | S  | S         | S         | NS     | NS     |

#### 1.7.6 set\_port\_attributes

The products below support using the \* wildcard character in the option:

• -ports

| AMSD | CLP LP-<br>EC | CLP LP-<br>Verify | ET | Genus | Innovus | XLM | JG | PZ1 (VXE) | PZ2 (WXE) | Tempus | Voltus |
|------|---------------|-------------------|----|-------|---------|-----|----|-----------|-----------|--------|--------|
| S    | S             | S                 | NS | NS    | NS      | S   | NS | S         | S         | NS     | NS     |

# Creating an IEEE 1801 File

This chapter shows how to create a single, complete IEEE 1801 file for the following low power techniques:

- Creating an IEEE 1801 File for an MSV Design
  - Example: A Complete IEEE 1801 File for MSV
  - Steps to Create the IEEE 1801 File for MSV Design
- Creating an IEEE 1801 File for a PSO Design
  - Example: A Complete IEEE 1801 File for PSO
  - Steps to Create the IEEE 1801 File for Designs Using PSO
- Creating an IEEE 1801 File for a DVFS Design
  - Complete IEEE 1801 File for DVFS Example
  - Steps to Create the IEEE 1801 File for DVFS Design

Each section is self-contained. Click the hypertext links above to navigate through each low power technique. Do note that if you intend to learn more than one technique, you might find some repetition.

Note: Other chapters will show how to use multiple IEEE 1801 files.

The content of the IEEE 1801 file can change throughout the design process, as different tools require different information. In other words, depending on the tool (and where you are in the design process), you may start with an incomplete IEEE 1801 file.

## 2.1 Creating an IEEE 1801 File for an MSV Design

A Multiple Supply Voltage (**MSV**) design uses multiple supply voltages for the core logic, as shown in Figure 3-1, An Example of MSV Design. The top design and instance <code>inst\_A</code> operate at voltage <code>VDD1</code>, while instance <code>inst\_B</code> operates on voltage <code>VDD2</code>, and instance <code>inst\_C</code> operates at voltage <code>VDD3</code>.

A portion of the design that operates at the same operating voltage (that is, uses the same main power supply belongs to the **power domain** that corresponds to that operating voltage.

A steady state of the design is called a **power state**. Pure MSV designs have only one power state because the operating voltage of the power domains is assumed not to change.

To pass signals between portions of the design that operate at different voltages, **level shifters** are needed. A level shifter is a special cell that has two separate voltage supplies and shifts the input voltage level to the output voltage level. The set\_level\_shifter command defines the level shifter requirement; this includes which supply sets need to be connected to the level shifters input and output supply pin.

The tools reading 1801 semantics can derive the input and output supplies for level shifters automatically. The input supply set will be the supply set of the driving logic, and the output supply set will be the supply of the receiving logic (if all receivers are on the same supply). For more complex situations, you must explicitly specify the input and output supplies using the set\_level\_shifter command.

Figure 2.1: An Example of MSV Design

| Operating Voltage<br>(OV) | Instances Operating on OV | Libraries<br>Characterized for OV | Power<br>Domains for<br>OV |
|---------------------------|---------------------------|-----------------------------------|----------------------------|
| VDD1: 0.8                 | top, inst_A               | lib1, lib 2                       | PD1                        |
| VDD2: 1.0                 | inst_B                    | lib3                              | PD2                        |
| VDD3: 1.2                 | inst_C                    | lib4                              | PD3                        |



Figure 3-1, An Example of MSV Design, shows the typical operating voltage for each power domain.

## 2.1.1 Example: A Complete IEEE 1801 File for MSV

```
upf_version 2.0
#Define supply ports and nets
create_supply_port VDD
create_supply_net VDD
connect_supply_net VDD -ports VDD
create_supply_port VDD2
create supply net VDD2
connect_supply_net VDD2 -ports VDD2
create_supply_port VDD3
create_supply_net VDD3
connect_supply_net VDD3 -ports VDD3
create_supply_port VSS
create_supply_net VSS
connect_supply_net VSS -ports VSS
#Connect supply nets to power domain supply sets
create_supply_set ss_PD1 -function {power VDD} -function {ground VSS}
create_supply_set ss_PD2 -function {power VDD2} -function {ground VSS}
create_supply_set ss_PD3 -function {power VDD3} -function {ground VSS}
# Create Power Domains
create_power_domain PD1 -include_scope -supply {primary ss_PD1}
create_power_domain PD2 -elements {inst_A inst_B} -supply {primary ss_PD2}
create_power_domain PD3 -elements { inst_C} -supply {primary ss_PD3}
# Create level shifter rules for LD1 -
# which is at a lower voltage than the other domains
set_level_shifter LS_PD1_PD2 -domain PD2 -applies_to inputs \
  -location self \
  -source PD1.primary \
  -input_supply_set PD1.primary -output_supply_set PD2.primary
set_level_shifter LS_PD1_PD3 -domain PD3 -applies_to inputs \
  -location self \
  -source PD1.primary \
  -input_supply_set PD1.primary -output_supply_set PD3.primary
set_level_shifter LS_PD2_PD3 -domain PD3 -applies_to inputs \
  -location self \
  -source PD2.primary \
  -input_supply_set PD2.primary -output_supply_set PD3.primary
```

```
#Define power states for each domain
add_power_state PD1.primary \
    -state ON { -supply_expr {power == `{FULL_ON, 0.8} && ground == `{FULL_ON, 0.0}} -
simstate NORMAL}
add_power_state PD2.primary \
    -state ON { -supply_expr {power == `{FULL_ON, 1.0} && ground == `{FULL_ON, 0.0}} -
simstate NORMAL}
add_power_state PD3.primary \
    -state ON { -supply_expr {power == `{FULL_ON, 1.2} && ground == `{FULL_ON, 0.0}} -
simstate NORMAL}
add_power_state PD1 -state PM1 {-logic_expr { PD1.primary == ON && PD2.primary == ON && PD3.primary == ON }}
```

## 2.1.2 Steps to Create the IEEE 1801 File for MSV Design

This section describes the information to include in an IEEE 1801 file for an MSV design. The example shown in Figure 3-1, An Example of MSV Design, is used throughout this section.

The following design-related information captures the power intent and constraints:

- Specifying the Power Domains
- Specifying the Power and Ground Nets and Ports
- Specifying the Supply Set
- Associating the Supply Set to the Power Domain
- Specifying the Voltage States Allowed for Each Domain
- Defining System Level Power States
- Specifying the Rules to Create Level Shifter Logic

This last step is needed for the physical implementation:

Specifying the Global Connections

## 2.1.2.1 Specifying the Power Domains

To identify portions of the design that operate on the same voltage, use the create\_power\_domain command to specify a power domain:

```
create_power_domain power_domain
```

```
[-elements elements_list]
```

#### For Figure 3-1, An Example of MSV Design, specify three domains:

```
create_power_domain PD1 -include_scope -supply {primary ss_PD1}
create_power_domain PD2 -elements {inst_A inst_B} -supply {primary ss_PD2}
create_power_domain PD3 -elements { inst_C} -supply {primary ss_PD3}
```

 $\odot$  The top module belongs to the top level domain. You can specify the top level domain with either the -include scope option or -elements {.}.

## 2.1.2.2 Specifying the Power and Ground Nets and Ports

For IEEE 1801, you can define the supply ports and nets (power and ground) used in a design. The supply ports are external ports that provide a voltage supply to the device. The supply nets are the internal nets that will be used to connect domains and power pins of individual components in the design. Once specified, these power or ground supplies can be associated to power domains, and as connections to special cells.

Define the power and ground supplies using the following syntax:

```
create_supply_port supply_port_name
create_supply_net supply_net_name
```

Then, connect the supply port to the supply net as shown:

```
connect_supply_net supply_net_name -port supply_port_name
```

For a complete description of these commands, see the IEEE 1801-2013 specification.

## 2.1.2.3 Specifying the Supply Set

For IEEE 1801, a basic building block of the low power intent is the supply set. Because a supply set is a bundle of supply nets, you can use the supply set to simplify the connection of supply nets to power domains and special cells. That is, rather than specifying each supply net individually, you can use a supply set instead.

To define a supply set for each power domain, use the following syntax:

```
create_supply_set ss_name [-function {supply_function supply_net}]*
```

The supply set defines a set of functions such as primary power and primary ground, and then defines which supply nets provide those functions. For example, the following command specifies that the primary power for ss PD1 is provided by the supply net VDD1, and the ground function is

#### provided by vss:

```
create_supply_set ss_PD1 -function {power VDD1} -function {ground VSS}
```

## 2.1.2.4 Associating the Supply Set to the Power Domain

To associate supply sets to power domains, use the associate\_supply\_set command with the following syntax:

```
associate_supply_set ss_name -handle power_domain.handle
```

#### For example:

```
associate_supply_set ss_PD1 -handle PD1.primary
```

The associated supply set defines that all primary power and ground pins for any cell in PD1 will be connected to the nets defined in the SS\_PD1 supply set. In this case, it means that all primary power pins in the PD1 domain will be connected to the Supply\_net VDD1.

## 2.1.2.5 Specifying the Voltage States Allowed for Each Domain

For IEEE 1801, Cadence recommends using an add\_power\_state command for each power domain. Use this command to define the allowed operating voltage for each specified domain. Although it is not required, it does provide a very clear definition of power intent for more complex designs.

To specify the operating voltages used in the design, use the add\_power\_state command. For example:

```
add_power_state PD1.primary \
    -state ON {-supply_expr {power == \
    `{FULL_ON, 0.8} && ground == `{FULL_ON, 0.0}} \
    -simstate NORMAL}

add_power_state PD2.primary \
    -state ON {-supply_expr {power == \
    `{FULL_ON, 1.0} && ground == `{FULL_ON, 0.0}} \
    -simstate NORMAL}

add_power_state PD3.primary \
    -state ON {-supply_expr {power == \
    `{FULL_ON, 1.2} && ground == `{FULL_ON, 0.0}} \
    -simstate NORMAL}
```



✓ If your designs have a pmos or nmos bias, you can also specify these using the -supply\_expr option.

## 2.1.2.6 Defining System Level Power States

The add\_power\_state command can also define system level power states. A system level power state defines the interactions between domains rather than the allowed states per domain.

In general, power states are used as follows:

- For verification with IEEE 1801.
- For coverage and to create assertions with simulation.
- To verify all level shifting and isolation requirements in the power intent when running low power design checks.

A pure MSV design is considered to have only one power mode, and each power domain should be associated with a single voltage. A pure MSV design is a design that uses multiple supply voltages but that has no other low power techniques, such as the PSO or DVFS methodologies.

To define the power state, use the add\_power\_state command:

```
add_power_state PD1 \
    -state PM1 {-logic_expr \
    { PD1.primary == ON && PD2.primary == ON && PD3.primary == ON }
```



⚠ The system level add\_power\_state command should only specify power domain states with the <code>-logic\_expr</code> option, not individual power nets. In an hierarchical IEEE 1801 flow, logic\_expr could also refer to other lower level system states. In this way, the top-level does not need to specify all the lower level domains.

## 2.1.2.7 Specifying the Rules to Create Level Shifter Logic

Depending on your technology, you may need level shifters when passing signals...

- From a power domain with a lower voltage to a power domain with a higher voltage.
- From a power domain with a higher voltage to a power domain with a lower voltage.

In both cases, to create a level shifter strategy to use between power domains or a set of pins, use the set level shifter command, the most common options and values are:

```
set_level_shifter strategy_name
    -domain domain_name \
    -applies_to <inputs|outputs|both> \
    -location <parent|self|other> \
    -input_supply_set supply_set_name \
    -output_supply_set supply_set_name \
    -threshold <value|list>
```

The level shifter strategy typically applies to the inputs or outputs of a specific domain as specified by the -applies\_to option. The -location option provides guidance as to where the implementation tools should place the isolation cell: either on the inside of the domain specified (self) or outside of the hierarchy (other).

The threshold defines when to insert level shifting, this option is often used to avoid level shifting when the voltage difference is small.

For Figure 3-1, An Example of MSV Design, specify the following:

```
set_level_shifter LS_PD2_inputs -domain PD2 \
    -applies_to inputs \
    -location parent \
    -input_supply_set PD1.primary -output_supply_set PD2.primary

set_level_shifter _outputs LS_PD1_PD3 -domain PD3 \
    -applies_to inputs -pins {B} \
    -location self \
    -input_supply_set PD1.primary -output_supply_set PD3.primary

set_level_shifter _outputs LS_PD2_PD3 -domain PD3 \
    -applies_to inputs -pins {a} \
    -location self \
    -input_supply_set PD2.primary
    -output_supply_set PD2.primary
    -output_supply_set PD3.primary
```

## 2.1.2.8 Specifying the Global Connections

If the design has hard macros with non-default or multiple power and ground connections, then the supply net must be used to specify how to connect global nets, such as power and ground nets. In the example used in this section, there are no special requirements on the design, so this command is not needed. But it is frequently used for memories and other macros in practice.

```
connect_supply_net net_name
   -ports pin_list \
   -domain domain
```

# 2.2 Creating an IEEE 1801 File for a PSO Design

A design using power shut off (**PSO**) is a design in which some portions can be switched on and off as needed to save leakage and dynamic power.

Logic blocks (hierarchical instances), leaf instances, and pins that use the same *main* power supply and that can be simultaneously switched on or off are said to belong to the same **power domain**. Figure 3-2, An Example of a Design with PSO, has three power domains:

- The top-level of the design, top, and hierarchical instances, inst\_C and pm\_inst, are always on: they belong to domain PD1.
- Hierarchical instances inst\_A and inst\_B are always switched on and off simultaneously: they belong to power domain PD2.
- Hierarchical instance inst\_D can be switched on and off independently from hierarchical instances inst A and inst B: it belongs to power domain PD3.



Figure 2.2: An Example of a Design with PSO

Power domain PD1 is never powered down. It is called an **unswitched** domain.

Power domains PD2 and PD3 can be powered down. They are referred to as switchable domains.

A steady state of the design in which some power domains are switched on and some power domains are switched off is called a power state. In a power state, each power domain operates on a specific voltage. Table 3-1, Power States, shows the three power states of the example design.

Table 2.1: Power States

| Power Mode | Power Domain | Power Domain |      |  |  |  |  |  |  |
|------------|--------------|--------------|------|--|--|--|--|--|--|
|            | PD1          | PD2          | PD3  |  |  |  |  |  |  |
| PM1        | 1.1V         | 1.1V         | 1.1V |  |  |  |  |  |  |
| PM2        | 1.1V         | 0.0V         | 1.1V |  |  |  |  |  |  |
| PM3        | 1.1V         | 0.0V         | 0.0V |  |  |  |  |  |  |

A voltage of 0.0V indicates that the power domain is off.

In order to prevent unknown values in the power domains that are powered down from propagating to the domains that remain powered on, **isolation cells** are needed. These isolation cells are typically placed at the boundaries of the power domains that are powered down or the input boundary of domains receiving a powered down signal. You can, however, also insert isolation cells at the intermediate domain boundaries as required.

To help facilitate powered down blocks in resuming normal operation, state retention cells can be used for some sequential cells to keep their previous state prior to power down. Since these cells retain their state, they do not need to be reset or reconfigured after a power cycle. This allows the device to more quickly resume normal operation and, in some cases, continue where it left off in its processing.

For switchable domains, you need to indicate how the power supply is connected and disconnected from the gates.

- For internal switchable domains, you must add power switch logic.
- For external switchable domains, the power switch logic is not part of the chip, so a control signal may not be available. In IEEE 1801, the add power states command will define states to indicate whether or not domains can power off. In simulation, the testbench will drive the voltage of the switchable pins.

For this example, we are assuming that power domains PD2 and PD3 are internal switchable domains.

Special control signals are used to shut down a power domain, enable state retention, and control the working of the power switch logic. Table 3-2, Signals Controlling the Power Domains, shows the signals used in this example.

| Power Domain | Control Signals   |                   |                      |
|--------------|-------------------|-------------------|----------------------|
|              | power switch      | isolation cell    | state retention cell |
| PD1          | no control signal | no control signal | no control signal    |
| PD2          | ps_enable[0]      | ice_enable[0]     | pge_enable[0]        |
| PD3          | ps_enable[1]      | ice_enable[1]     | pge_enable[1]        |

When a domain is switchable, it derives its power from another power domain through either internal or external power switch logic.

In this example, power domains PD2 and PD3 derive their power from power domain supply net VDD, so **VDD** will become the input voltage for both power switches.

The majority of instances in a power domain are driven by the same power supply. For switchable domains, it is the primary power and ground nets of the (primary) power domain. This supply is automatically attached to the power and ground pins (follow-pins) of all the instances of that domain. In IEEE 1801, the power nets and connections are defined using supply sets.

On the other hand, isolation cells and state retention cells are driven by multiple power supplies. These special low power instances can have two sets of power and ground pins, and supply sets for each of these can be explicitly defined in the 1801 file. When using

the create\_power\_domain command, the isolation supply set defines the default additional supply for isolation cells and the **retention supply set** defines the additional supply for retention cells.

These can be overwritten by explicit supply sets defined on

the set isolation and set retention commands.

If the design can operate in different power modes, you need to check if the design functions correctly in each of these modes not only at the typical conditions but also when slightly different operating conditions apply. IEEE 1801 files will only define the nominal operating voltage and do not specify any of the related timing information. For a multi-mode, multi-corner timing analysis, additional views and constraints need to be specified in tool-specific design files.

## 2.2.1 Example: A Complete IEEE 1801 File for PSO

```
upf_version 2.0
#Define supply ports and nets
create_supply_port VDD
create_supply_net VDD
connect_supply_net VDD -ports VDD
```

```
create_supply_port VSS create_supply_net VSS connect_supply_net VSS -ports VSS
create_supply_net VDD2 create_supply_net VDD3
#Connect supply nets to power domain supply sets
create_supply_set ss_PD1 -function {power VDD} -function {ground VSS}
create_supply_set ss_PD2 -function {power VDD2} -function {ground VSS}
create_supply_set ss_PD3 -function {power VDD3} -function {ground VSS}
# Create Power Domains create_power_domain PD1 -include_scope -supply {primary
ss_PD1} create_power_domain PD2 -elements {inst_A inst_B} -supply {primary
ss_PD2} create_power_domain PD3 -elements { inst_C} -supply {primary
ss_PD3} set_port_attributes -ports [find_objects . -pattern * -object_type port] \
  -driver_supply PD1.primary -receiver_supply PD1.primary
#Specify Isolation Constraints on outputs of switchable domains
set_isolation iso2 -domain PD2 -applies_to outputs \
  -isolation_supply_set PD1.primary\
  -location parent \
  -isolation_signal {pm_inst/ice_enable[0]} \
  -clamp_value 0
set_isolation iso3 -domain PD3 -applies_to outputs \
  -isolation_supply_set PD1.primary \
  -location parent \
   -isolation_signal {pm_inst/ice_enable[1]} \
   -clamp_value 0
#Specify retention for switchable domains
set_retention st2 -domain PD2 \
  -save_signal {pm_inst/pge_enable[0] high} \
  -restore_signal {pm_inst/pge_enable[0] low} \
  -retention_supply_set PD1.primary
set_retention st3 -domain PD3 \
  -save_signal {pm_inst/pge_enable[1] high} \
  -restore_signal {pm_inst/pge_enable[1] low} \
  -retention_supply_set PD1.primary
#Define power states for each domain
add_power_state PD1.primary \
  -state ON { -supply_expr {power == `{FULL_ON, 1.0} && ground == `{FULL_ON, 0.0}} -
simstate NORMAL}
add_power_state PD2.primary \
  -state ON { -supply_expr {power == `{FULL_ON, 1.0} && ground == `{FULL_ON, 0.0}} -
```

```
simstate NORMAL} \
  -state OFF { -supply_expr {power == `{OFF}} && ground == `{FULL_ON, 0.0}} -simstate
CORRUPT }
add_power_state PD3.primary \
   -state ON { -supply_expr {power == `{FULL_ON, 1.0} && ground == `{FULL_ON, 0.0}} -
simstate NORMAL} \
  -state OFF { -supply_expr {power == `{OFF} && ground == `{FULL_ON, 0.0}} -simstate
CORRUPT }
# Add System Level States
add_power_state PD1 -state PM1 {-logic_expr { PD1.primary == ON && PD2.primary == ON &&
PD3.primary == ON }}
add_power_state PD1 -state PM2 {-logic_expr { PD1.primary == ON && PD2.primary == OFF
&& PD3.primary == ON }} -update
add_power_state PD1 -state PM3 {-logic_expr { PD1.primary == ON && PD2.primary == OFF
&& PD3.primary == OFF }} -update
add_power_state PD1 -state PM4 {-logic_expr { PD1.primary == ON && PD2.primary == OFF
&& PD3.primary == OFF }} -update
#Create power switches
create_power_switch PD2_sw -domain PD2 \
   -output_supply_port {vddo PD2.primary.power} \
  -input_supply_port {vddi PD1.primary.power} \
   -control_port {EN pm_inst/pse_enable[0]} \
  -on_state {full_on vddi {!EN}} \
  -off_state {full_off {EN}}}
create_power_switch PD3_sw -domain PD3 \
  -output_supply_port {vddo PD3.primary.power} \
  -input_supply_port {vddi PD1.primary.power} \
   -control_port {EN pm_inst/pse_enable[1]} \
  -on_state {full_on vddi {!EN}} \
  -off state {full off {EN}}
```

## 2.2.2 Steps to Create the IEEE 1801 File for Designs Using PSO

This section describes the information to include in an IEEE 1801 file for a design using the PSO methodology. Since these cells retain their state, they do not need to be reset or reconfigured after a power cycle. This allows the device to more quickly resume normal operation and, in some cases, continue where it left off in its processing. Figure 3-2, An Example of a Design with PSO, is used throughout this section.

Specifying the Power Domains

- Specifying the Power and Ground Nets and Ports
- Specifying Supply Sets
- Associate the Supply Set to the Power Domains
- Specifying the Voltage States Allowed for Each Domain
- Defining System Level Power States
- Specifying the Rules to Create Isolation Logic
- Specifying the Rules to Create State Retention Logic
- Specifying the Power Switch Logic
- Updating the Rules with Information for Implementation
- Specifying Low Power Cell Attributes

## 2.2.2.1 Specifying the Power Domains

To identify portions of the design that operate on the same voltage and that can be simultaneously switched on or off, use the <code>create\_power\_domain</code> command with the following syntax to specify a power domain and its associated instances:

```
create_power_domain -name power_domain
    [-elements instance_list]
    [-exclude_elements instance_list]
    [-include_scope]
    [-supply {supply_set_handle [supply_set_ref]]}
```

#### For Figure 3-2, An Example of a Design with PSO, specify three power domains:

```
create_power_domain PD1 -include_scope
create_power_domain PD2 -elements {inst_A inst_B}
create_power_domain PD3 -elements {inst_C}
```

## 2.2.2.2 Specifying the Power and Ground Nets and Ports

For IEEE 1801, you can define the supply ports and nets (power and ground) used in a design. The supply ports are external ports that provide a voltage supply to the device. The supply nets are the internal nets that will be used to connect domains and power pins of individual components in the design. Once specified, these power or ground supplies can be associated to power domains, and as connections to special cells.

#### IEEE 1801 Cross Platform Guide Creating an IEEE 1801 File--2.2 Creating an IEEE 1801 File for a PSO Design

Define the power and ground supplies using the following syntax:

```
create_supply_port supply_port_name
create_supply_net supply_net_name
```

Then, connect the supply port to the supply net as shown:

```
connect_supply_net supply_net_name -port supply_port_name
```

For a complete description of these commands, see the IEEE 1801-2013 specification.

### 2.2.2.3 Specifying Supply Sets

For IEEE 1801, a basic building block of the low power intent is the supply set. Because a supply set is a bundle of supply nets, you can use the supply set to simplify the connection of supply nets to power domains and special cells. That is, rather than specifying each supply net individually, you can use a supply set instead.

To define a supply set for each power domain, use the following syntax:

```
create_supply_set ss_name [-function {supply_function supply_net}]*
```

The supply set defines a set of functions such as primary power and primary ground, and then defines which supply nets provide those functions. For example, to specify that the primary power for ss\_PD1 is provided by the supply net VDD and the ground is provided by VSS, use the following create\_supply\_set command:

```
create_supply_set ss_PD1 -function {power VDD} -function {ground VSS}
create_supply_set ss_PD2 -function {power VDD2} -function {ground VSS}
create_supply_set ss_PD3 -function {power VDD3} -function {ground VSS}
```

♠ PD2 and PD3 will receive their power function from VDD2 and VDD3 respectively.

### 2.2.2.4 Associate the Supply Set to the Power Domains

To associate supply sets to power domains, use the associate\_supply\_set command with the following syntax:

```
associate_supply_set ss_name -handle power_domain.handle
```

For example:

```
associate_supply_set ss_PD1 -handle PD1.primary
```

This associated supply set defines that all primary power and ground pins for any cell in PD1 will be

connected to the nets defined in the ss\_PD1 supply set. In this case, it means that all primary power pins in the PD1 domain will be connected to the supply\_net VDD.

### 2.2.2.5 Specifying the Voltage States Allowed for Each Domain

For IEEE 1801, Cadence recommends using an add\_power\_state command for each power domain. Use this command to define the allowed operating voltage for each specifed domain. Although it is not required, it does provide a very clear definition of power intent for more complex designs.

To specify the operating voltages used in the design, use the <code>add\_power\_state</code> command. For example:

```
add power state PD1.primary \
    -state ON { -supply_expr {power == \
    `{FULL_ON, 0.8} && ground == `{FULL_ON, 0.0}} \
    -simstate NORMAL}
add_power_state PD2.primary \
    -state ON { -supply_expr {power == \
    `{FULL_ON, 1.0} && ground == `{FULL_ON, 0.0} \
    -simstate NORMAL} \
-state OFF { -supply_expr {power == \
    `{OFF} && ground == `{FULL_ON, 0.0}} \
    -simstate CORRUPT}
add_power_state PD3.primary \
    -state ON { -supply_expr {power == \
    `{FULL_ON, 1.2} && ground == `{FULL_ON, 0.0}} \
    -simstate NORMAL} \
-state OFF { -supply_expr {power == \
    `{OFF} && ground == `{FULL ON, 0.0}} \
    -simstate CORRUPT}
```

The add\_power\_state for domain PD2 has two defined states:

- ON is the powered up state, and is defined by specifying that the power and ground net are in the FULL\_ON state.
- OFF specifies that the power is shutoff and the primary power net is in the OFF state.

Both Full\_on and OFF are keywords for IEEE 1801 that define the functional state of the supply.

**Note:** If your designs have a pmos or nmos bias, you can also specify these using the – supply\_expr option.

### 2.2.2.6 Defining System Level Power States

The add power state command can also define system level power states. A system level power state defines the interactions between domains rather than the allowed states per domain.

The IEEE 1801 specification allows for both legal and illegal power states. Legal states are used extensively by checking and verification tools to ensure that proper isolation and level shifting has been inserted into a design. Typically, Illegal states are used by simulation tools to detect errors in power management logic.

For a PSO design, the add\_power\_state command must define all the valid power state combinations (on and off). Table 3-1, Power States, illustrates a design with three valid states, despite having only two power shutoff domains: If PD3 is off when PD2 is always off, this requirement should be captured by the states.

#### Example:

```
add_power_state PD1 \
   -state PM1 {-logic_expr { PD1.primary == ON \
   && PD2.primary == ON && PD3.primary == ON }}
add power state PD1 \
   -state PM2 {-logic_expr { PD1.primary == ON \
   && PD2.primary == OFF && PD3.primary == ON }} -update
add power state PD1 \
   -state PM3 {-logic_expr { PD1.primary == ON \
   && PD2.primary == OFF && PD3.primary == OFF }} -update
add_power_state PD1 \
    -state PM4 {-logic_expr { PD1.primary == ON \
    && PD2.primary == ON && PD3.primary == OFF }} -illegal -update
```

The add\_power\_state commands above refer to the power domain states only. This is the recommended style for system level power states. If this were an hierarchical IEEE 1801 flow, the -logic expr option could also refer to other lower level system states. In this way, the top-level states can utilize a higher level of abstraction and do not need to know all the low level details of each domain or subsystem.

### 2.2.2.7 Specifying the Rules to Create Isolation Logic

Isolation is used to prevent unknown states from propagating from a domain that is powered down to powered on logic in the design. In IEEE 1801, the power intent for inserting isolation cells is called an **isolation strategy**. An isolation strategy typically defines the value of a pin when the driver of that pin powers off. To define when isolation cells must be added or to specify which pins must be isolated, use the <code>set\_isolation</code> command. The syntax below lists common options and values:

```
set_isolation strategy_name
   -domain domain_name
   -isolation_signal expression
   [-applies_to {inputs|outputs|both}]
   [-elements pin_list]
   [-clamp_value { 0 | 1 | latch | Z }
   [-isolation_supply_set supply_set_list]
   [-location {self other parent fanout}]
   [-diff_supply_only]
   [-source <source_domain_name | source_supply_ref>]
   [-sink <sink_domain_name | sink_supply_ref>]
```

The isolation strategy is always related to a power domain. By default, it applies to all the inputs and outputs of the domain specified in the strategy, but you can filter it based on a number of parameters.

A specific list of pins or instances:

- -diff\_supply\_only Only isolate if the driver and receiver of the pin are from different power supplies. This option prevents unnecessary isolation insertion.
- -source/-sink Specify constraints based on the driver or receiver of the pin. These options give more flexibility and control to the isolation, but are uncommon in most designs.

The functionality of the isolation is defined by the -clamp\_value and -isolation\_signal options.

- -clamp\_value defines the logic value that the pin should take when isolated. The most common arguments are 0, 1, and latch.
- -isolation\_signal defines the control for the isolation When the isolation signal is active the specified value will be driven on the pin.

-location specifies where in the hierarchy the isolation should be inserted. Typically, this will be either inside of the specified domain (self) or on the pin just outside the specified domain (other). See Figure 3-3, Using the Location Option, for an illustrated explanation.

Isolation always applies to a pin on the interface between two domains. Pins A and B are on the interface between PDTOP and PD1. The -location option defines what side of that pin the isolation should be placed

- Self: Place the cell in the same domain as that specified by the -domain option
- Other. Place the cell in the other domain (the one not specified by the -domain option)
- Parent: Place the isolation cell at a higher level of the hierarchy

Figure 2.3: Using the Location Option



-isolation\_supply\_set defines the power supply that will be connected to the secondary power pins, if any, for the inserted isolation cell.

Typically, isolation logic is needed to prevent unknown signals going from a power domain being switched off to a power domain that remains on. In some cases, the input of a power shutoff domain requires a stable input value. In this case, additional isolation is required on that input pin. This is not the typical case, but is sometimes required for certain types of memories.

Referring to Figure 3-2, An Example of a Design with PSO, isolation logic will be needed in power modes 2 and 3 for any nets going from power domain PD2 to PD1 and PD3, and for any nets going from power domains PD3 and PD2 to PD1. For example:

```
set_isolation iso2 -domain PD2 -applies_to outputs \
    -isolation_supply_set PD1.primary \
   -location parent \
   -isolation_signal {pm_inst/ice_enable[0]} \
    -clamp_value 0
```

```
set_isolation iso3 -domain PD3 -applies_to outputs \
    -isolation_supply_set PD1.primary \
    -location parent \
    -isolation_signal {pm_inst/ice_enable[1]} \
    -clamp_value 0
```

### 2.2.2.8 Specifying the Rules to Create State Retention Logic

State retention is a design methodology that allows a set of registers to be preserved through a power on/power off sequence. There are two common applications for state retention:

- Preserve Configuration Registers Preserve a specific set of configuration registers through
  the power sequence. This allows the domain to start up with the same configuration and
  speeds up the power on cycle. Without retention, the device would need to be reconfigured
  and in many cases this adds overhead to the system software.
- Full restore of the domain Allow the device to start up in the exact state that it was powered
  off. That is, any operations in the domain essentially pause during power shutoff and then
  resume immediately on power up.

In many cases, you can save ALL registers in the design. This ensures that a full *known* state of the device is restored. However, IEEE 1801 does not require that all registers are maintained, and you may attempt to optimize a partial set of registers. This partial set provides a smaller area for the design but runs some risk of missing a register and having incomplete or incorrect restoration.

To define a rule for replacing selected registers or all registers in the specified power domain with state retention registers, use the set\_retention command. Common options are:

```
set_retention
    strategy_name
    -domain power_domain
[-elements element_list]
    [-exclude_elements element_list]
    [-save_signal {logic_net < high | low | posedge | negedge>}
    [-restore_signal {logic_net < high | low | posedge | negedge>}]
    [-restore_condition expr]
    [-save_condition expr]
    [-retention_condition expr]
    [-retention_supply supply_set_ref]
```

The retention strategy is defined per domain and specifies which elements should be retained and the control over that retention. The <code>-save\_signal</code> and <code>-restore\_signal</code> options define the control signal that triggers the save and restore operations respectively. The <code>-save\_condition</code>, <code>-restore\_condition</code>, and <code>-retention\_condition</code> options are used by simulation and static checking as additional checks on the operation of the retention. For instance, to ensure the clock is held low at the time of the save, specify <code>-save\_condition</code> {!clk}.

The retention cells have a separate retention supply that is kept active when the domain is off. This retention supply is specified with the -retention\_supply\_set option.

#### For Figure 3-2, An Example of a Design with PSO:

```
set_retention st2 -domain PD2 \
    -save_signal {pm_inst/pge_enable[0] high} \
    -restore_signal {pm_inst/pge_enable[0] low} \
    -retention_supply_set PD1.primary

set_retention st3 -domain PD3 \
    -save_signal {pm_inst/pge_enable[1] high} \
    -restore_signal {pm_inst/pge_enable[1] low} \
    -retention_supply_set PD1.primary
```

### 2.2.2.9 Specifying the Power Switch Logic

In a PSO design, one must define the power switch that controls the shutoff behavior of the domain. This includes the input and output power nets, the control ports, and each allowed state for the power switch.

To specify the power switch, use the <code>create\_power\_switch</code> command with the following syntax:

```
create_power_switch
   -domain power_domain
   -output_supply_port {port supply_net_name}
{-input_supply_port {port supply_net_name}}*
{-control_port {port_name [net_name]}*
{-on_state {state_name input_supply_port {boolean_expression}}}*
[{-off_state {state_name {boolean_expression}}]*
[-ack_port {port_name net_name [logic_value]}]*
[-ack_delay {port_name delay}]*
```

The typical power switch will have a single control signal that defines when the input supply will be connected to the output supply. Use the <code>-on\_state</code> option to define the control logic. With advanced syntax, the <code>create\_power\_switch</code> command allows for the definition of much more complicated switches, such as multiple input voltages and/or multiple control signals.

The <code>-ack\_port</code> option defines an acknowledge signal that generates a value when the output power has been fully restored. This is often used as an input to other power switches or as an input to an FSM waiting for the domain to be fully restored before proceeding to the next state.

#### For Figure 3-2, An Example of a Design with PSO:

```
create_power_switch PD2_sw -domain PD2 \
    -output_supply_port {vddo PD2.primary.power} \
    -input_supply_port {vddi PD1.primary.power} \
    -control_port {EN pm_inst/pse_enable[0]} \
    -on_state {full_on vddi {!EN}} \
    -off_state {full_off {EN}}

create_power_switch PD3_sw -domain PD3 \
    -output_supply_port {vddo PD3.primary.power} \
    -input_supply_port {vddi PD1.primary.power} \
    -control_port {EN pm_inst/pse_enable[1]} \
    -on_state {full_on vddi {!EN}} \
    -off_state {full_off {EN}}
}
```

### 2.2.2.10 Updating the Rules with Information for Implementation

The user can optionally specify the exact set of cells to map to for isolation, retention, and for power switch insertion. To do this use the map\_\* commands in IEEE 1801:

```
map_retention_cell st2 -domain PD2 -lib_cells DRFF
map_retention_cell st3 -domain PD3 -lib_cells DRFF
use_interface_cell iso1 -strategy iso2 -domain PD2 -lib_cells ISOLNX2M
use_interface_cell iso2 -strategy iso3 -domain PD3 -lib_cells ISOLNX2M
map_power_switch PD2_sw -domain PD2 -lib_cells {HEAD32M}
map_power_switch PD3_sw -domain PD3 -lib_cells {HEAD32M}
```

### 2.2.2.11 Specifying Low Power Cell Attributes

The 1801-2013 specification allows for the definition of library attributes in two different manners:

- Native 1801 commands
- Attributes in the Liberty definition of the technology

The IEEE-2013 recommendation is to use native 1801 commands because that format is entirely within the 1801 specification. While the Liberty format is the de facto standard for library information, it is not a format controlled by the IEEE Standards Association or any other open standards body.

#### For PSO designs, the common low power cells are:

```
define_always_on_cell
define_isolation_cell
define_retention_cell
```

#### Example of 1801 low power cells:

```
define_always_on_cell -cells LP_AON -power VDD -ground VSS
define_isolation_cell -cells ISO_ON \
   -power VDD -ground VSS \
   -enable EN \
   -valid_location on
define_isolation_cell cells ISO_OFF \
   -power VDD -ground VSS \
   -power_switchable VDD_SW \
   -enable EN \
   -valid_location off
define_retention_cell -cells RET1 \
   -power VDD -ground VSS \
   -power_switchable VDD_SW \
   -clock_pin CK \
   -always_on_pin Q \
   -save_function {SV posedge}
```

### 2.3 Creating an IEEE 1801 File for a DVFS Design

Dynamic voltage frequency scaling (DVFS) reduces the power in the chip by scaling down the voltage and frequency when peak performance is not required.

A design using DVFS can be seen as a special case of an MSV design operating in multiple design modes.

- In a pure MSV design different portions of the design operate on different voltages and these
  portions remain operating at their respective operating voltage.
- In a DVFS design, some portions can dynamically change to other voltages depending on the design mode or can even be switched off.
   Consequently, a DVFS design must satisfy different constraints in different design modes.

#### **Requirements for DVFS Designs**

DVFS designs require variable power supply(ies) that can generate the required voltage levels with minimal transition energy losses and a quick voltage transient response. When scaling the voltage, the frequency must be scaled accordingly to meet signal propagation delay requirements. A power scheduler can intelligently compute the appropriate frequency and voltage levels needed to execute the various applications.

Figure 2.4: An Example of a DVFS Design

| Instances Operating<br>on Same Operating<br>Voltage | Corresponding<br>Power Domain | Libraries Used for all Models                       |
|-----------------------------------------------------|-------------------------------|-----------------------------------------------------|
| dtmf_recvr_core, pm_inst                            | AO                            | ao_bc_0v99, ao_wc_0v99,<br>ao_bc_0v792, ao_wc_0v792 |
| TDSP_CORE_INST                                      | TDSPCORE                      | tdsp_bc_0v792, tdsp_wc_0v792                        |
| PLLCLK_INST                                         | PLL                           | ao_bc_0v99, ao_wc_0v99                              |



The dtmf\_recvr\_core design shown in Figure 3-4, An Example of a DVFS Design, has several other blocks which for the sake of simplicity are not shown here. However, they all operate at the same voltage as the top-level of the design.

The voltage of the top-level design is scaled depending on the requested function of the design. If the processing speed is critical, a higher voltage is used; if the processing speed is not critical, the voltage is dynamically scaled down together with the clock frequency to save power. For this design, we assume that the voltage supply is dynamically controlled external to the chip. The input power signal for the top-level and the blocks that operate at the same voltage is VDD.

⚠ The design used here uses both the DVFS and PSO methodologies.

The dtmf\_recvr\_core design further contains:

• The TDSP CORE INST block

This digital signal processing block operates at a lower voltage because its processing speed is not critical. When the block does not need to be operational, it is shut down.

The power input for this block is vdd TDSP R. The clk enable signal disables the clock when the block is shut down.

The PLLCLK INST block

This block is used to generate the clocks needed by all the blocks in the design. It has a reference clock, ref clk, that is used to generate all other clocks.

Because the design uses two operating voltages, two clock signals are created:

- The low\_clk clock signal which feeds the TDSP\_CORE\_INST block has a constant lower frequency.
- The var\_clk clock signal feeds the top-level design and other blocks and can vary in clock frequency depending on the operating voltage.

The freq\_ctrl signal ensures that the frequency of the var\_clk signal used for the top-level design is scaled proportional to the voltage.

**Note:** Because this block is an analog block, it needs to operate at a constant voltage to ensure correct functionality. Therefore a dedicated power input has been specified, Avdd.

The pm\_inst block

This block generates all power control signals for the chip, and operates at the same voltage

# IEEE 1801 Cross Platform Guide Creating an IEEE 1801 File--2.3 Creating an IEEE 1801 File for a DVFS Design

as the top-level of the design.

In DVFS designs, a collection of logic blocks (hierarchical instances) and leaf instances that use the same main power supply and whose voltage and frequency can simultaneously change or be switched off belong to the same power domain.

The example design in Figure 3-4, An Example of a DVFS Design, has the following power domains:

- The PLLCLK\_INST block is the only block in the design that operates at constant voltage 0.99V. This block belongs to power domain PLL.
- The TDSP\_CORE\_INST block operates at voltage 0.792V and it is the only block that is shut down at certain times. This block belongs to power domain TDSPCORE.
- The pm\_inst block, the top-level design and the remaining blocks are always powered on but their operating voltage and frequency can change. They belong to power domain AO.

Power domains PLL and AO are never powered down. They are referred to as unswitched domains. Power domain TDSPCORE can be powered down and is called a switchable domain.

A steady state of a design in which some power domains are switched on and some power domains are switched off is called a power state. In a power state, each power domain operates on a specific voltage and an on or off state. Table 3-3, Power States, shows the operating voltages for each of the power domains in the three power states of the dtmf\_recvr\_core design. The voltages shown in this table correspond to the worst case voltages.

Table 2.3: Power States

| Power Mode | Corresponding Power Domain |      |          |  |
|------------|----------------------------|------|----------|--|
|            | AO                         | PLL  | TDSPCore |  |
| full       | 0.99                       | 0.99 | 0.792    |  |
| slow       | 0.99                       | 0.99 | 0.0      |  |
| sleep      | 0.792                      | 0.99 | 0.0      |  |

To pass signals between portions of the design that operate on different voltages, level shifters are needed.

In order to prevent unknown values in the power domains that are powered down from propagation to the domains that remain powered on, isolation cells are needed. These isolation cells are typically placed at the boundaries of the power domains that are powered down or the input

#### IEEE 1801 Cross Platform Guide Creating an IEEE 1801 File--2.3 Creating an IEEE 1801 File for a DVFS Design

boundary of domains receiving a powered down signal. You can, however, also insert isolation cells at the intermediate domain boundaries as required.

To help facilitate powered down blocks in resuming normal operation, state retention cells can be used for some sequential cells to keep their previous state prior to power down. Since these cells retain their state, they do not need to be reset or reconfigured after a power cycle. This allows the device to more quickly resume normal operation and, in some cases, continue where it left off in its process.

- For switchable domains you need to indicate how the power supply is connected and disconnected from the gates.
- For internal switchable domains, you must add power switch logic.
- For external switchable domains, the power switch logic is not part of the chip, so a control signal may not be available. In IEEE 1801, the add\_power\_state commands for the design will define states to indicate which domains can power off. In simulation, the testbench will drive the voltage of the switchable pins.

⚠ For this example, we are assuming that power domain TDSPCore is an internal switchable domain.

Special control signals are used to control the supply voltage, shut down a power domain, enable state retention, restore the state of the registers when powering up a power domain, and control the working of the power switch logic. Table 3-4, Signals Controlling the Power Domains, shows the signals used in this design example.

Table 2.4: Signals Controlling the Power Domains

| Power    | Control Signals      |                   |                   |                          |  |
|----------|----------------------|-------------------|-------------------|--------------------------|--|
|          | voltage<br>control   | power switch      | isolation cell    | state retention cell     |  |
| AO       | VC                   | no control signal | no control signal | no control signal        |  |
| PLL      | no control<br>signal | no control signal | no control signal | no control signal        |  |
| TDSPCore | no control<br>signal | ps_enable         | iso_enable        | pg_enable and pg_restore |  |

When a domain is switchable, it derives its power from another power domain through either internal or external power switch logic.

In this example, power domain TDSPCore derives its power from power domain AO.

On the one hand, the majority of instances in a power domain are driven by the same power supply. For switchable domains, it is the primary power and ground nets of the (primary) power domain to which the instances belong that provide the power supply to the power and ground pins (followpins) of the cell.

On the other hand, isolation cells and state retention cells are driven by multiple power supplies. These special low power instances can have two sets of power and ground pins, and supply sets for each of these can be explicitly defined in the IEEE 1801 file. After using the create\_power\_domain command to specify a power domain, the -isolation\_supply\_set option defines the default additional supply for isolation cells and the -retention\_supply\_set option defines the additional supply for retention cells. These can be overridden by explicit supply sets defined using the set\_isolation and set\_retention commands.

### 2.3.1 Complete IEEE 1801 File for DVFS Example

```
upf_version 2.0
### Create supply ports and nets
create_supply_port VDD
create_supply_port VDDL
create_supply_port avdd
create_supply_port VSS
create_supply_net VDD_TDSP
create_supply_net VDD
create_supply_net VDDL
create_supply_net avdd
create_supply_net VSS
### Create supply sets
create_supply_set ss_AO
                          -function {power VDD}
                                                 -function {ground VSS}
create_supply_set ss_TDSP -function {power VDD_TDSP} -function {ground VSS}
                          -function {power avdd}
create_supply_set ss_PLL
                                                      -function {ground VSS}
create_supply_set ss_VDDL -function {power VDDL}
                                                      -function {ground VSS}
### Create power domains
create_power_domain AO -include_scope -supply {primary ss_AO}
create_power_domain TDSPCore -supply {primary ss_TDSP} \
    -elements {TDSP_CORE_INST0}
create_power_domain PLL -supply {primary ss_PLL}
    -elements {PLLCLK_INST}
```

```
### Create isolation and level shifter strategies
set isolation ISORULE1 \
    -domain TDSPCore \
    -isolation_supply_set AO.primary \
    -applies_to outputs \
    -isolation_signal {PM_INST/isolation_enable} \
    -isolation_sense low \
    -clamp_value 1 \
    -location parent
set level shifter LSRULE L2H CORE\
   -domain TDSPCore \
   -applies_to outputs \
   -input_supply_set ss_VDDL\
   -output_supply_set AO.primary \
   -location parent
set level shifter LSRULE H2L \
    -domain TDSPCore \
    -applies_to inputs \
    -location parent \
    -input_supply_set AO.primary \
    -output_supply_set TDSPCore.primary
set_level_shifter LSRULE_H2L_PLL \
    -domain PLL \
    -applies_to outputs \
    -location parent \
    -input_supply_set PLL.primary \
    -output_supply_set AO.primary
set level shifter LSRULE L2H PLL \
    -domain PLL \
    -applies_to inputs \
    -location parent \
    -input_supply_set AO.primary \
    -output_supply_set PLL.primary
### Create retention strategies
set_retention SRPG_TDSP \
    -domain TDSPCore \
    -restore_signal {PM_INST/state_retention_restore low} \
    -save_signal {PM_INST/state_retention_save high} \
    -retention_supply_set ss_VDDL
```

```
### Create domain level states
add power state PLL.primary \
    -state HIGH {-supply_expr {power == `{FULL_ON, 0.99} && ground == \
    `{FULL ON, 0.0}} -simstate NORMAL}
add_power_state ss_VDDL \
    -state LOW {-supply_expr {power == `{FULL_ON, 0.792} && ground == \
    `{FULL_ON, 0.0}} -simstate NORMAL}
add power state AO.primary \
    -state HIGH {-supply_expr {power == `{FULL_ON, 0.99} && ground == \
    `{FULL ON, 0.0}} -simstate NORMAL} \
   -state LOW {-supply_expr {power == `{FULL_ON, 0.792} && ground == \
    `{FULL_ON, 0.0}} -simstate NORMAL}
add_power_state TDSPCore.primary \
    -state LOW {-supply_expr {power == `{FULL_ON, 0.792} && ground == \
    `{FULL ON, 0.0}} -simstate NORMAL} \
   -state OFF {-supply_expr {power == `{OFF}} && ground == \
    `{FULL ON, 0.0}} -simstate CORRUPT}
### Create system-level modes
add_power_state AO -state FULL {-logic_expr {AO.primary == HIGH && \
                TDSPCore.primary == LOW && PLL.primary == HIGH && ss_VDDL == LOW}}
add_power_state AO -state SLOW {-logic_expr {AO.primary == LOW && \
                TDSPCore.primary == LOW && PLL.primary == HIGH && ss_VDDL == LOW}} -
update
add_power_state AO -state SLEEP {-logic_expr {AO.primary == LOW && \
                TDSPCore.primary == OFF && PLL.primary == HIGH && ss_VDDL == LOW}} -
update
### Create power switch, level shifter, isolation cell
create power switch TDSP sw -domain TDSPCore \
    -output_supply_port {vddo TDSPCore.primary.power} \
   -input_supply_port {vddi VDDL} \
   -control_port {EN PM_INST/power_switch_enable} \
   -on_state {full_on vddi EN} \
   -off_state {off !EN}
```

### 2.3.2 Steps to Create the IEEE 1801 File for DVFS Design

This section describes the information to include in an IEEE 1801 file for a design using the DVFS methodology. The example shown in Figure 3-4, An Example of a DVFS Design, is used throughout this section.

The following information is needed for both design creation and logic verification:

- Specifying the Power Domains
- Specifying the Power and Ground Nets and Ports
- Specifying the Supply Set
- Associate the Supply Set to the Power Domains
- Specifying the Voltage States Allowed for Each Domain
- Defining System Level Power States
- Specifying the Rules to Create Level Shifter Logic
- Specifying Rules to Create Isolation Logic
- Specifying the Rules to Create State Retention Logic
- Specifying the Power Switch Logic
- Specifying Low Power Library Cell Attributes

### 2.3.2.1 Specifying the Power Domains

To identify portions of the design that operate on the same voltage and that can be simultaneously switched on or off, use the <code>create\_power\_domain</code> command with the following syntax to specify a power domain and its associated instances:

```
create_power_domain power_domain
    [-elements instance_list]
    [-exclude_elements instance_list]
    [-include_scope]
    [-supply {supply_set_handle [supply_set_ref]}]
```

#### For Figure 3-4, An Example of a DVFS Design:

```
create_power_domain AO -include_scope
create_power_domain TDSPCore -elements {TDSP_CORE_INST}
create_power_domain PLL -elements {PLLCLK_INST}
```

### 2.3.2.2 Specifying the Power and Ground Nets and Ports

For IEEE 1801, you can define the supply ports and nets (power and ground) used in a design. The supply ports are external ports that provide a voltage supply to the device. The supply nets are the internal nets that will be used to connect domains and power pins of individual components in the design. Once specified, these power or ground supplies can be associated to power domains, and as connections to special cells.

Define the power and ground supplies using the following syntax:

```
create_supply_port supply_port_name
create_supply_net supply_net_name
```

Then, connect the supply port to the supply net as shown:

```
connect_supply_net supply_net_name -port supply_port_name
```

For a complete description of these commands, see the IEEE 1801-2013 specification.

### 2.3.2.3 Specifying the Supply Set

For IEEE 1801, a basic building block of the low power intent is the supply set. Because a supply set is a bundle of supply nets, you can use the supply set to simplify the connection of supply nets to power domains and special cells. That is, rather than specifying each supply net individually, you can use a supply set instead.

To define a supply set for each power domain, use the following syntax:

```
create_supply_set ss_name [-function {supply_function supply_net}]*
```

The supply set defines a set of functions like primary power and primary ground, and then defines which supply nets provide those functions. For example, to specify that the primary power for ss\_AON is provided by the supply net VDD, and the ground function is provided by VSS use the following create supply set command:

```
create_supply_set ss_AO -function {power VDD} -function {ground VSS}
create_supply_set ss_TDSP -function {power VDD_TDSP_CORE} -function {ground VSS}
create_supply_set ss_PLL -function {power Avdd} -function {ground Avss}
```

### 2.3.2.4 Associate the Supply Set to the Power Domains

To associate supply sets to power domains, use the associate\_supply\_set command with the following syntax:

```
associate_supply_set ss_name -handle power_domain.handle
```

#### For example:

```
asscoiate_supply_set ss_AO -handle AO.primary
```

The associate supply set defines that all primary power and ground pins for any cell in AO will be connected to the nets defined in the ss\_PD1 supply set. In this case, it means that all primary power pins in the PD1 domain will be connected to the supply\_net VDD.

### 2.3.2.5 Specifying the Voltage States Allowed for Each Domain

For IEEE 1801, Cadence recommends using an add\_power\_state command for each power domain. Use this command to define the allowed operating voltage for each specifed domain. Although it is not required, it does provide a very clear definition of power intent for more complex designs.

To specify the operating voltages used in the design, use the <code>add\_power\_state</code> command. For example:

```
add_power_state AO.primary \
   -state HIGH { -supply_expr {power == \
    \{FULL_ON, 0.99\} && ground == \{FULL_ON, 0.0\}\} -simstate NORMAL} \
   -state LOW { -supply_expr {power == \
    `{FULL_ON, 0.792} && ground == `{FULL_ON, 0.0}} -simstate NORMAL}
add_power_state TDSPCore.primary \
    -state ON { -supply_expr {power == \
    `{FULL_ON, 0.792} && ground == `{FULL_ON, 0.0} -simstate NORMAL} \
   -state OFF { -supply_expr {power == \
    `{OFF} && ground == `{FULL_ON, 0.0}} -simstate CORRUPT}
add power state PLL.primary \
    -state ON { -supply_expr {power == \
    `{FULL_ON, 0.99} && ground == `{FULL_ON, 0.0}} -simstate NORMAL}
add_power_state ss_TDSPCore_ref \
    -state ON { -supply_expr {power == \
    `{FULL_ON, 0.99} && ground == `{FULL_ON, 0.0}} -simstate NORMAL}
```

The add\_power\_state for domain AON has two defined states, HIGH and LOW that reflect the high and low voltage cases for DVFS. For TSDPCore, the ON and OFF states reflect the power shutoff capabilities of the domain.

If your designs have a pmos or nmos bias, you can also specify these using the supply\_expr option.

### 2.3.2.6 Defining System Level Power States

The add\_power\_state command can also define system level power states. A system level power state defines the interactions between domains rather than the allowed states per domain.

For IEEE 1801, power states are primarily used for verification. For simulation, power states are used for coverage and creating assertions. For low power design checks, power states can be used to verify that all required level shifting and isolation is specified in the power intent.

The vc pin is a voltage control pin that is used to define if the AO domain is in the high or low voltage state. You can use this signal in an add\_power\_state command to differentiate between these modes. For example:

```
add_power_state PD1 \
    -state full {-logic_expr { VC== 1 && AO.primary == HIGH \
    && ss_TDSPCore_ref == ON && TDSPCore.primary == ON && PLL.primary == ON }}

add_power_state PD1 \
    -state slow {-logic_expr { VC == 0 && AO.primary == LOW \
    && ss_TDSPCore_ref == ON && TDSPCore.primary == ON && PLL.primary == ON }}

add_power_state PD1 \
    -state sleep {-logic_expr {VC == 0 && AO.primary == LOW \
    && ss_TDSPCore_ref == ON && TDSPCore.primary == ON && PLL.primary == OFF }}
```

To associate the nominal conditions with power domains, use the <code>create\_power\_mode</code> command.

↑ The add\_power\_state commands above refer to the power domain states only. This is the recommended style for system level power states. If this were an IEEE 1801 hierarchical flow, the ¬logic\_expr option could also refer to other lower level system states. In this way, the top-level states can utilize a higher level of abstraction and do not need to know all the low level details of each domain or subsystem.

### 2.3.2.7 Specifying the Rules to Create Level Shifter Logic

Depending on your technology, you may need level shifters when passing any signals...

- From a power domain with a lower voltage to a power domain with a higher voltage.
- From a power domain with a higher voltage to a power domain with a lower voltage.

In both cases, to create a rule to use between power domains or a set of pins, the set\_level\_shifter command is required, the most common options and values are:

```
set_level_shifter strategy_name
  -domain domain_name \
  -applies_to <inputs|outputs|both> \
  -location <parent|self|other> \
  -input_supply_set supply_set_name \
  -output_supply_set supply_set_name \
  -threshold <value|list>
```

The level shifter strategy typically applies to the inputs or outputs of a specific domain as specified by the <code>-applies\_to</code> option. The <code>-location</code> option provides guidance as to where the implementation tools should place the isolation cell: either on the inside of the domain specified (<code>self</code>) or outside of the hierarchy (<code>other</code>). The <code>-threshold</code> option defines when to insert level shifting. You can also use it to avoid level shifting altogether when the voltage difference is small.

#### For Figure 3-4, An Example of a DVFS Design:

```
set_level_shifter LS_AON_L2H -domain AO -applies_to inputs \
    -location parent \
    -input_supply_set TDSPCore.primary -output_supply_set AO.primary

set_level_shifter _outputs LS_AON_H2L -domain AO -applies_to outputs \
    -location self \
    -input_supply_set AO.primary -output_supply_set ss_TDSPCore.primary

set_level_shifter _outputs LS_PLL_H2L -domain PLL -applies_to outputs \
    -location self \
    -input_supply_set PLL.primary -output_supply_set TDSPCore.primary
```

### 2.3.2.8 Specifying Rules to Create Isolation Logic

Isolation is used to prevent unknown states from propagating from a domain that is powered down to powered on logic in the design. In IEEE 1801, the power intent for inserting isolation cells is called an **isolation strategy**. An isolation strategy typically defines the value of a pin when the driver of that pin powers off. To define when isolation cells must be added or to specify which pins must be isolated, use the <code>set\_isolation</code> command. The syntax below lists common options and values:

```
set_isolation strategy_name
  -domain domain_name
  -isolation_signal expression
```

#### IEEE 1801 Cross Platform Guide

```
[-applies_to {inputs|outputs|both}]
{-elements pin_list | \
-from power_domain_list | \
-to power_domain_list}...
[-clamp_value { 0 | 1 | latch | Z}]
[-isolation_supply_set supply_set_list]
[-location {self other parent fanout}]
[-diff_supply_only]
[-source <source_domain_name | source_supply_ref>]
[-sink <sink_domain_name | sink_supply_ref>]
```

The isolation strategy is always related to a power domain. By default, it applies to all the inputs and outputs of the domain specified in the strategy, but you can filter it based on a number of parameters.

A specific list of pins or instances:

- -diff supply only Only isolate if the driver and receiver of the pin are from different power supplies. This option prevents unnecessary isolation insertion.
- -source/-sink Specify constraints based on the driver or receiver of the pin. These options give more flexibility and control to the isolation, but are uncommon in most designs.

The functionality of the isolation is defined by the -clamp\_value and -isolation\_signal options.

- -clamp\_value defines the logic value that the pin should take when isolated. The most common arguments are 0, 1, and latch.
- -isolation\_signal defines the control for the isolation When the isolation signal is active the specified value will be driven on the pin.
- -location specifies where in the hierarchy the isolation should be inserted. Typically, this will be either inside of the specified domain (self) or on the pin just outside the specified domain (other). See Figure 3-3, Using the Location Option, for an illustrated explanation.
- -isolation\_supply\_set defines the power supply that will be connected to the secondary power pins, if any, for the inserted isolation cell.

Typically, isolation logic is needed to isolate signals going from a power domain being switched down to a power domain that remains on. If an input of a powered down domain requires a stable signal for electrical reasons, isolation is required even if the signal goes from a powered on domain to a powered down domain.

In Figure 3-4, An Example of a DVFS Design, isolation logic will be needed in power mode sleep for any nets going from power domain TDSPcore. For example:

```
set_isolation ISORULE -domain TDSPCore -applies_to outputs \
```

#### **IEEE 1801 Cross Platform Guide** Creating an IEEE 1801 File--2.3 Creating an IEEE 1801 File for a DVFS Design

```
-isolation_supply_set ss_TDSPCore_ref \
-location parent \
-isolation_signal {pm_inst/ice_enable[0]} \
-clamp value 0
```

### 2.3.2.9 Specifying the Rules to Create State Retention Logic

State retention is a design methodology that allows a set of registers to be preserved through a power on or power off sequence. There are two common applications for state retention:

- Preserve Configuration Registers Preserve a specific set of configuration registers through the power sequence. This allows the domain to start up with the same configuration and speeds up the power on cycle. Without retention, the device would need to be reconfigured and in many cases this adds overhead to the system software.
- Full restore of the domain Allow the device to start up in the exact state that it was powered off. That is, any operations in the domain essentially pause during power shutoff and then resume immediately on power up.

In many cases, you can save ALL registers in the design. This ensures that a full known state of the device is restored. However, IEEE 1801 does not require that all registers are maintained, and you may attempt to optimize a partial set of registers. This partial set provides a smaller area for the design but runs some risk of missing a register and having incomplete or incorrect restoration.

To define a rule for replacing selected registers or all registers in the specified power domain with state retention registers, use the set\_retention command. Common options are:

```
set_retention strategy_name
    -domain power_domain
    [-elements element_list]
    [-exclude_elements element_list]
    [-save_signal { logic_net < high | low | posedge | negedge> }
    -restore_signal {logic_net <high | low | posedge | negedge>}]
    [-restore_condition expr]
    [-save_condition expr]
    [-retention_condition expr]
    [-retention_supply_set supply_set_ref]
```

The retention strategy is defined per domain and specifies which elements should be retained and the control over that retention. The <code>-save\_signal</code> and <code>-restore\_signal</code> options define the control signal that triggers the save and restore operations respectively. The -save\_condition, -

restore\_condition, and -retention\_condition options are used by simulation and static checking as additional checks on the operation of the retention. For instance, to ensure the clock is held low at the time of the save, specify -save\_condition {!clk}.

The retention cells have a separate retention supply that is kept active when the domain is off. This retention supply is specified with the -retention\_supply\_set option.

For Figure 3-4, An Example of a DVFS Design, use the following command:

```
set_retention SRPG_TDSP -domain TDSPCore \
   -save_signal {PM_INST/pq_restore[0] high} \
   -restore_signal {PM_INST/pg_enable[0] low} \
   -retention_supply_set SS_TDSPCore_Ref
```

### 2.3.2.10 Specifying the Power Switch Logic

In a DVFS design, one must define the power switch that controls the shutoff behavior of the domain. This includes the input and output power nets, the control ports and each allowed state for the power switch.

To specify the power switch, use the create\_power\_switch command.

```
create_power_switch
   -domain power_domain
    -output_supply_port {port supply_net_name}
    {-input_supply_port {port supply_net_name}}*
    {-control_port {port_name [net_name]}*
    {-on_state {state_name input_supply_port {boolean_expression}}}*
    [{-off state {state name {boolean expression}}]*
    [-ack_port {port_name net_name [logic_value]}]*
    [-ack_delay {port_name delay}]*
```

The typical power switch will have a single control signal that defines when the input supply will be connected to the output supply. The -on\_state and -off\_state options are used to define that control logic. Advanced syntax allows for the definition of much more complicated switches, such as multiple input voltages and multiple control signals.

The -ack\_port option defines an acknowledge signal that generates a value when the output power has been fully restored. You might use this as an input to other power switches or as an input to an FSM waiting for the domain to be fully restored before proceeding to the next state.

For Figure 3-4, An Example of a DVFS Design, use the following command:

```
create_power_switch PD2_sw -domain PD2 \
    -output_supply_port {vddo TDSPCore.primary.power} \
```

```
-input_supply_port {vddi ss_TDSPCore_ref.power} \
-control_port {EN PM_INST/ps_enable } \
-on_state {full_on vddi {!EN}} \
-off_state {full_off {EN}}
```

### 2.3.2.11 Specifying Low Power Library Cell Attributes

The 1801-2013 specification allows for the definition of library attributes in two different manners:

- Native 1801 commands
- Attributes in the Liberty definition of the technology

The IEEE-2013 recommendation is to use native 1801 commands because that format is entirely within the 1801 specification. While the Liberty format is the defacto standard for library information, it is not a format controlled by the IEEE Standards Association or any other open standards body.

For DVFS designs with PSO, the common low power cells are:

```
define_always_on_cell
define_level_shifter_cell
define_isolation_cell
define_retention_cell
```

#### Example of 1801 low power cells:

```
define_always_on_cell -cells LP_AON -power VDD -ground VSS
define_level_shifter_cell -cells LS_HTL \
     -input_voltage_range {{1.0 1.1}} -output_voltage range {{0.8 0.9}} \
     -input_power_pin VDD -ground VSS -output_power_pin VDDL \
     -direction high_to_low -valid_location source
define_level_shifter_cell -cells LS_LTH \
     -input_voltage_range {{0.8 0.9}} -output_voltage_range {{1.0 1.1}} \
     -input_power_pin VDD -ground VSS -output_power_pin VDDH \
     -direction low_to_high -valid_location source
define_isolation_cell -cells ISO_ON \
     -power VDD -ground VSS \
     -enable EN \
     -valid location on
define_isolation_cell -cells ISO_OFF \
     -power VDD -ground VSS \
     -power_switchable VDD_SW \
```

#### **IEEE 1801 Cross Platform Guide**

#### Creating an IEEE 1801 File--2.3 Creating an IEEE 1801 File for a DVFS Design

```
-enable EN \
  -valid_location off

define_retention_cell -cells RET1 \
  -power VDD -ground VSS \
  -power_switchable VDD_SW \
  -clock_pin CK \
  -always_on_pin Q \
  -save_function {SV posedge}
```

# **Coding Guidelines for IEEE 1801 Files**

This chapter describes how to develop IEEE 1801 code that is Cadence-compatible.

- Background
- Definition of Domain Interface
- Issues with -applies to
  - When absent
  - When used with -source/-sink
  - When used with -elements that has a port listed
- PST versus add\_power\_state
- set port attributes
- Anonymous Supply for Top-level Ports
- Precedence Rules for set isolation, set level shifter, and set repeater
- Avoid deprecated/legacy command/option if possible
- Miscellaneous Guidelines

### 3.1 Background

By following these guidelines, you can develop IEEE 1801 code that is easily handled by Cadence tools, with the extra benefit of making the power intent more portable. Do note that this document assumes that you are familiar with the basic syntax and semantics of IEEE 1801; it is not a tutorial or guide for the IEEE 1801 language.

There are three industrial documents that are related to the IEEE 1801 standard. For convenience, throughout this chapter they will be referred to as LRM1, LRM2, and LRM2.1 (LRM stands for Language Reference Manual).

• LRM1 (*Accellera Unified Power Format Standard*, Version 1.0, 2007, also known simply as UPF 1.0): This language is not part of the IEEE 1801 standard, but is the basis of the IEEE

# IEEE 1801 Cross Platform Guide Coding Guidelines for IEEE 1801 Files--3.1 Background

1801 standard.

- LRM2 (*IEEE 1801-2009 Standard for Design and Verification of Low Power Integrated Circuits*, also known as UPF 2.0): This is the initial low power standard developed and implemented by the IEEE Standards Association in 2009.
- LRM2.1 (*IEEE 1801-2013 Standard for Design and Verification of Low Power Integrated Circuits*, also known as UPF 2.1): This is the 2013 update to the IEEE standard for low power.

In general, the commands and options evolve from LRM1 to LRM2 and to LRM2.1. You can specify which version you want to use by issuing the *upf\_version* command, with values 1.0, 2.0, and 2.1 respectively corresponding to LRM1, LRM2, and LRM2.1.

Strictly speaking, despite the evolution, history, and similarity of each standard, the three LRMs define three *different* languages — backward compatibility has not been maintained and certain commands and options have been deprecated. In theory, Cadence tools are built upon the 1801-2013 standard; however, this is not always the case. If the 1801-2013 standard is supported, you should also be able to use the majority of its commands and options successfully with any of the previous languages. In summary, Cadence's strategy can be described both syntactically and semantically:

- Syntactically: The majority of Cadence tools support all three languages. Note that this
  statement is true in concept only. In practice, there are some commands and options in all the
  languages that are not supported, and even overall LRM support may be limited with certain
  tools. Use the *upf\_version* command to verify the version and syntax when authoring a
  design. Otherwise, consult the product manuals for those tools supporting IEEE 1801 to get
  more information.
- **Semantically**: If a Cadence tool follows LRM2.1, it might ignore the *upf\_version* command given certain rules.

If a command available in LRM1 and LRM2 has the same semantics as that in LRM2.1, the command should work as expected. This scenario represents most cases.

If a command available in LRM1 and LRM2 has different semantics than that in LRM2.1, you should understand the difference and either control, avoid, or recognize whatever has changed.

1. Control: When the difference is an important one to keep, Cadence provides a proprietary attribute that you can directly control.

**Example** (see the "Definition of Domain Interface" Section for details):

The definition of *domain interface* is different in all three languages. To control which definition to use, you may issue the following command:

#### **IEEE 1801 Cross Platform Guide** Coding Guidelines for IEEE 1801 Files--3.1 Background

```
set_design_attributes -elements . -attribute {domain_interface_def xyz}
```

For this attribute, xyz can be either "1.0", "2.0", or "2.1".

2. Avoid: When there is a way to mask the difference and hence completely avoid the difference, you should always do it.

**Example** (see "When absent" in the "Issues with -applies\_to" Section for details):

The -applies\_to option in the set\_level\_shifter command is not mandatory. When it is absent, the default value is both in LRM1, outputs in LRM2, and none in LRM2.1. Cadence recommends to always have it specified in all set\_level\_shifter commands, thereby always avoiding and masking this difference out.

3. Recognize: When certain semantics are simply not reasonable, you should recognize them and ignore them.

**Example** (see "When used with -source/-sink" in the "Issues with -applies to" Section for details):

In LRM2, the following limitation exists for set\_isolation:

"It shall be an error if -applies\_to is specified along with -source and/or -sink."

This limitation is without merit, and is removed in LRM2.1. Cadence tools ignore this and simply follow LRM2.1.

For the rest of this document, each section discusses an aspect of the semantic difference among the three languages. At the beginning of each section, succinct short guidelines are given as a quick reference.

#### Product command and option support

Please refer to "IEEE 1801 Command Support Table" Section of this document for individual product command and option support. BNF commands show all LRM options.

### Coding Guidelines for IEEE 1801 Files--3.2 Definition of Domain Interface

### 3.2 Definition of Domain Interface

Guidelines: (If needed) Use set design attributes -elements -attribute {domain\_interface\_def <1.0/2.0/2.1>} to control the definition of a domain interface.

The semantics of many commands in IEEE 1801 are built upon the concept of the domain interface. The definition of a domain interface differs in all the three LRMs. For details, consult the LRMs. As a short summary:

- 1. In LRM1: There is no explicit definition. However, the common practice in the industry is to only include the "lowConn" side of a boundary port.
- 2. In LRM2 (p.89): Include both "lowConn" and "highConn" sides of a boundary port.
- 3. In LRM2.1 (p.6): Include both "lowConn" and "highConn" sides of a boundary port, plus the ports on a macro instance that have a different associated supply set than the connected supply set.

As an example, the following command:

```
set_isolation iso1 -domain PD1 -applies_to outputs ...
```

Would potentially select three different sets of target ports under the three interpretations in the LRMs. In order to set a desirable choice, issue the set\_design\_attributes command below:

```
set_design_attributes -elements . -attribute {domain_interface_def xyz}
```

Where xyz can be:

- 1. String "1.0", which corresponds to the LRM1 bullet above.
- 2. String "2.0", which corresponds to the LRM2 bullet above.
- 3. String "2.1", which corresponds to the LRM2.1 bullet above (This value may not be supported by all the Cadence tool yet).

The set\_design\_attributes command associates a Cadence propriety attribute, domain\_interface\_def, to the current scope. The command can appear anywhere in the 1801 files, and the setting is effective throughout the entire run. In other words, this command is not order dependent and can be issued in any scope. If multiple settings on this attribute exist, the attribute's value must all be the same.

If you do not set this attribute, the default value depends on the upf\_version command specified in the input 1801 files:

• If the lowest upf\_version value throughout all the 1801 input files is "1.0", this attribute's value

### Coding Guidelines for IEEE 1801 Files--3.3 Issues with -applies to

is "UPF"

- If the lowest upf\_version value throughout all the 1801 input files is "2.0", this attribute's value is "1801-2009".
- If the lowest upf\_version value throughout all the files is "2.1", this is not currently supported, but when the support is ready, this attribute's value will be "1801-2013".
- If the input 1801 file does not contain the upf\_version command, the attribute defaults to "1801-2009"

# 3.3 Issues with -applies\_to

#### Guidelines:

- 1. Always explicitly specify -applies\_to in set\_isolation and set\_level\_shifter.
- 2. Always view -applies\_to as a filter, with no exceptions.

Commands set\_isolation and set\_level\_shifter both have the option -applies\_to, which serves as a filter on the candidate ports. The next three subsections discuss issues with -applies\_to.

#### 3.3.1 When absent

When the option -applies\_to is absent in a set\_isolation or set\_level\_shifter command, the LRMs have different default values:

- 1. LRM1: "outputs" for set\_isolation; "both" for set\_level\_shifter
- 2. LRM2: "outputs" for set\_isolation and set\_level\_shifter
- 3. LRM2.1: no defaults for set\_isolation and set\_level\_shifter

#### As an example, in the following command:

```
set level shifter ls1 -domain PD1
```

The -applies\_to option is absent. Under the three different defaults in the three LRMs, this command assumes different -applies to values. That means this same command will have different behaviors under different interpretations. In order to make your 1801 code more portable and to remove potential mismatched interpretations, Cadence recommends that you always explicitly specify the -applies\_to option.

### Coding Guidelines for IEEE 1801 Files--3.4 PST versus add power state

#### 3.3.2 When used with -source/-sink

In LRM2 (p.93), command set\_isolation has the following limitation:

"It shall be an error if -applies\_to is specified along with -source and/or -sink"

This limitation is without merit, as both the -source and -sink options are filters that work on a different aspect than <code>-applies\_to</code>. Cadence tools ignore this limitation.

### 3.3.3 When used with -elements that has a port listed

In LRM1 (p.49), set isolation has the following limitation between -elements and -applies to:

"If -elements directly specifies a port by name (not implicitly, by specifying the port's instance or an ancestor of that instance), then the isolation strategy shall apply to that port regardless of whether that port's mode matches the one specified by the -applies\_to option."

This basically means that if -elements contains a port name, then -applies\_to has no effect on that port. In LRM2, there is different terminology but similar semantics. In LRM2.1 there is no such limitation.

Cadence tools follows LRM2.1's semantics. That is, -applies\_to is always honored, regardless of how a candidate port is specified in -elements. This is a better because -applies\_to can be a true filter with no exceptions (Although one potentially unexpected exception is when the -elements list returns the value of a find\_objects command).

# 3.4 PST versus add power state

Guidelines: Use the PST flow to specify legal modes.

When specifying the legal power modes of a design, there are two flows: the PST flow and the add\_power\_state flow.

- 1. LRM1 describes the PST (power state table) flow, which basically consists of the following commands: add port state, create pst, and add pst state.
- 2. LRM2 introduces the add\_power\_state flow, which should be able to replace the PST flow, although the PST flow is still part of LRM2.
- 3. LRM2.1 revises the syntax for the add power state command, and also further marks the PSTs as deprecated.

At the time of this document, not all Cadence tools support the add\_power\_state command. Therefore, Cadence currently recommends using the PSTs. However, in the long run, Cadence will recommend the use of the add\_power\_state command, with the syntax in LRM2.1. After all, using add\_power\_state properly elevates the user's abstraction level, especially alleviating an RTL designer from having to deal with physical nets (as is the case with PSTs).

#### **Xcelium**

There is no SimVision or Tcl support for the add power state command.

# 3.5 set port attributes

Guidelines: For the set\_port\_attributes command,

- 1. Use only the supported options listed below.
- 2. Avoid the non-standard command set\_related\_supply\_net, unless you are using UPF 1.0.

The set port attributes command has a large number of options. At the time of this document, Cadence recommends that you use only the following options:

- -ports (and -exclude ports if needed)
- -elements
- -applies to (the LRM2.1 syntax)
- -driver\_supply Of -receiver\_supply

With these options, this command can be used to associate the driver or receiver supply sets of toplevel ports, which is one of the most important applications of this command. For example:

```
set_port_attributes -ports {in1 in2} -driver_supply ss1
```

Use this command to set the external driver supply for top-level ports in1 and in2 to be ss1. Cadence will support other options for future releases, but only with the syntax described in LRM2.1. This is because:

- 1. LRM1 does not have the command.
- 2. The syntax described in LRM2 is somewhat cumbersome and confusing, especially the different usage of -applies\_to. Cadence does not plan to support these, not even syntactically.

#### Coding Guidelines for IEEE 1801 Files--3.6 Anonymous Supply for Top-level Ports

Also note that, as this command does not exist in LRM1, if a user is authoring a UPF 1.0 file, there is no official way to associate the supplies for top-level ports. To patch this deficiency, an industry practice using a non-standard command <code>set\_related\_supply\_net</code> is often used. Cadence discourages the use of such non-standard commands. However, to support legacy IP written in UPF 1.0, Cadence tools do support this command.

# 3.6 Anonymous Supply for Top-level Ports

Guidelines: Always associate supplies for top-level ports.

The previous section (on set\_port\_attributes) describes how a supply set can be associated with a top-level port. What happens if a user simply does not specify such an association on a top-level port?

- 1. In LRM1 and LRM2, this specific situation is not addressed so the semantics are not clear.
- 2. In LRM2.1, an anonymous supply that is not equivalent to any user-defined supply is implicitly associated with the top-level port.

Cadence recommends to always explicitly associate a supply set with each top-level port (see the previous section for details). Without such an association, the power intent is usually incomplete, and the software is likely to generate an error. Other tools in the industry assume all top-level ports are implicitly associated with the primary supply of the top module's power domain. This behavior has no LRM basis and is error prone. Cadence does not recommend this behavior; however, with that said and to increase compatibility for legacy IPs, Cadence provides a proprietary attribute that you can use to control this behavior. You can set this attribute with the following command:

```
set_design_attributes -elements . -attribute {top_ports_have_anon_supply <0/1>}
```

The Cadence proprietary attribute, top\_ports\_have\_anon\_supply, takes a value of either 0 or 1 where 1 is usually the default. For designs that use multiple 1801 files, this attribute's value depends on the lowest upf\_version specified. For example:

- If the lowest upf\_version is 1.0 or 2.0 across multiple 1801 files, the value is 0.
- If the lowest upf\_version is 2.1 across multiple 1801 files, the value is 1.

The user can always issue an explicit command to override the default value; however, do note that the guideline is to always associate top-level ports' to supplies. Not associating or relying on the proprietary attribute will create 1801 code that is not portable.

Coding Guidelines for IEEE 1801 Files--3.7 Precedence Rules for set\_isolation, set\_level\_shifter, and set repeater

# 3.7 Precedence Rules for set isolation, set level shifter, and set repeater

#### Guidelines:

- 1. Avoid relying on -source and -sink having higher precedence, as stated in LRM2
- 2. Avoid relying on bit-blasted ports having higher precedence, as stated in LRM2.1

In commands set\_isolation, set\_level\_shifter, or set\_repeater, a target port may be applicable to more than one such command. It is then up to the precedence rules to determine which strategy this target port should take action on. The LRMs' precedence rules have:

- 1. In LRM1, no wording.
- 2. In LRM2 (p.21):
  - a. Direct UPF commands. The power intent is applied through an explicit UPF command reference to a design object.
  - b. Power intent applied to a parent is inherited by each child and transitively applied to descendents, except when a direct UPF command applies.
  - c. Strategies specified with both the -source and -sink options.
  - d. Strategies specified with a -source or -sink.
- 3. In LRM2.1 (p.44):
  - a. Command that applies to part of a multi-bit port specified explicitly by name
  - b. Command that applies to a whole port specified explicitly by name
  - c. Command that applies to all ports of an instance specified explicitly by name
  - d. Command that applies to all ports of a specified power domain with a given direction
  - e. Command that applies to all ports of a specified power domain

Some observations after comparing the two different sets of precedence rules include:

Observation A: The general philosophy of "more specific rules wins" is the same (2a, 2b versus 3c, 3d, and 3e).

Observation B: LRM2 gives -source and -sink higher precedence (2c and 2d)

Observation C: LRM2.1 gives bit-blasted port higher precedence (3a and 3b)

#### IEEE 1801 Cross Platform Guide

Coding Guidelines for IEEE 1801 Files--3.7 Precedence Rules for set\_isolation, set\_level\_shifter, and set\_repeater

For maximum portability in terms of precedence rules, Cadence recommends that the user only rely on the common philosophy shared between the two LRMs (i.e., Observation A above). Conversely speaking, a user should:

- Avoid relying on -source and -sinkbeing higher precedence (Observation B above)
  - Avoid this simply because this is not in LRM2.1.
- Avoid relying on bit-blasted port being higher precedence (Observation C above)
  - Avoid this not only because this is not in LRM2, but also because find\_objects may or may not return bit-blasted port names.

Note that precedence rules are there only to increase convenience, as there are enough constructs in these commands that can theoretically make all strategies have disjointed target ports, thereby completely avoiding the application of these rules. With a tradeoff on convenience, you can increase portability.

For example, say port *p* is applicable to both strategies below:

```
set_isolation iso1 -domain PD1 -sink SS2 ...
set_isolation iso2 -domain PD1 ...
```

Under LRM2's precedence rules, strategy <code>isol</code> has higher precedence (because <code>-sink</code> is present). However under LRM2.1's precedence rules, both strategies have the same precedence. To increase portability, you could either add <code>-elements</code> to <code>isol</code>:

```
set_isolation iso1 -domain PD1 -sink SS2 -elements p ...
Or add another -sink to iso2:
set isolation iso2 -domain PD1 -sink SS3 ...
```

As another example, say bit 2 of bus q is applicable to both strategies below:

```
set_isolation iso3 -domain PD1 -elements \{q[2]\} ... set_isolation iso4 -domain PD1 -elements \{q\} ...
```

Under LRM2's precedence rules, these two strategies have the same precedence. However under LRM2.1's precedence rules, iso3 has higher precedence (because bit 2 is a specific bit of bus q). To increase portability, you could change iso4 to either:

```
set_isolation iso4 -domain PD1 -elements \{q[0]\ q[1]\ q[3]\ \})

Or:

set_isolation iso4 -domain PD1 -elements \{q\} -exclude_elements \{q[2]\}
```

Either way would make iso3 and iso4 have disjointed target ports, thereby avoiding the ambiguous

interpretations from different LRMs.

# 3.8 Avoid deprecated/legacy command/option if possible

Guidelines: Avoid deprecated or legacy commands and options, if possible.

LRM2.1 marks many commands and options as either deprecated or legacy. While it is not practically possible to completely avoid using them at the current time, Cadence recommends avoiding them when you can.

An example of one option that has deprecated values that should be avoided is -location when used with set\_isolation and set\_level\_shifter:

- In LRM2, the possible values of -location are self, other, parent, automatic, fanout, fanin, faninout, and sibling.
- In LRM2.1, the last 3 values above are marked for deprecation. Users should simply avoid using these deprecated values.

An example of commands that still cannot be avoided at the current time are those used to define PSTs (power state tables). See "PST versus add\_power\_state" Section for more details.

#### **Xcelium**

For legacy reasons, IES supports many of the above UPF 1.0 commands and options. Please refer to the Xcelium Low-Power Simulation IEEE 1801 documentation for details.

### 3.9 Miscellaneous Guidelines

1. Always specify -location in set\_isolation and set\_level\_shifter. Avoid using the default, which are different in the LRMs.